/external/swiftshader/third_party/LLVM/test/CodeGen/Generic/ |
D | i128-addsub.ll | 3 define void @test_add(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 18 store i64 %tmp2122, i64* %RH 22 define void @test_sub(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 37 store i64 %tmp2122, i64* %RH
|
/external/llvm/test/CodeGen/Generic/ |
D | i128-addsub.ll | 3 define void @test_add(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 18 store i64 %tmp2122, i64* %RH 22 define void @test_sub(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 37 store i64 %tmp2122, i64* %RH
|
/external/swiftshader/third_party/LLVM/test/CodeGen/Blackfin/ |
D | addsub-i128.ll | 6 define void @test_add(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 21 store i64 %tmp2122, i64* %RH 25 define void @test_sub(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 40 store i64 %tmp2122, i64* %RH
|
/external/llvm/test/CodeGen/Hexagon/ |
D | sube.ll | 12 define void @check_sube_subc(i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 27 store i64 %tmp2122, i64* %RH
|
D | adde.ll | 17 define void @check_adde_addc (i64 %AL, i64 %AH, i64 %BL, i64 %BH, i64* %RL, i64* %RH) { 32 store i64 %tmp2122, i64* %RH
|
/external/strace/ |
D | ChangeLog-CVS | 296 Fixes RH#471169 "format fcntl64() system calls for 361 Fixes RH#472053. 399 Fixes RH#470529. 463 Fixes RH#105371. 552 Fixes RH#455078. 571 Fixes RH#457291. 620 Fixes RH#448628. 634 Fixes RH#448629. 638 Fixes RH#455821. 682 Fixes RH#453438. [all …]
|
/external/swiftshader/third_party/LLVM/lib/CodeGen/SelectionDAG/ |
D | LegalizeTypesGeneric.cpp | 442 SDValue LL, LH, RL, RH, CL, CH; in SplitRes_SELECT() local 445 GetSplitOp(N->getOperand(2), RL, RH); in SplitRes_SELECT() 461 Hi = DAG.getNode(N->getOpcode(), dl, LH.getValueType(), CH, LH, RH); in SplitRes_SELECT() 466 SDValue LL, LH, RL, RH; in SplitRes_SELECT_CC() local 469 GetSplitOp(N->getOperand(3), RL, RH); in SplitRes_SELECT_CC() 474 N->getOperand(1), LH, RH, N->getOperand(4)); in SplitRes_SELECT_CC()
|
D | LegalizeIntegerTypes.cpp | 1881 SDValue LL, LH, RL, RH; in ExpandIntRes_Logical() local 1883 GetExpandedInteger(N->getOperand(1), RL, RH); in ExpandIntRes_Logical() 1885 Hi = DAG.getNode(N->getOpcode(), dl, LL.getValueType(), LH, RH); in ExpandIntRes_Logical() 1899 SDValue LL, LH, RL, RH; in ExpandIntRes_MUL() local 1901 GetExpandedInteger(N->getOperand(1), RL, RH); in ExpandIntRes_MUL() 1945 RH = DAG.getNode(ISD::MUL, dl, NVT, LL, RH); in ExpandIntRes_MUL() 1947 Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, RH); in ExpandIntRes_MUL() 1954 RH = DAG.getNode(ISD::MUL, dl, NVT, LL, RH); in ExpandIntRes_MUL() 1956 Hi = DAG.getNode(ISD::ADD, dl, NVT, Hi, RH); in ExpandIntRes_MUL()
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
D | LegalizeTypesGeneric.cpp | 525 SDValue LL, LH, RL, RH, CL, CH; in SplitRes_SELECT() local 528 GetSplitOp(N->getOperand(2), RL, RH); in SplitRes_SELECT() 542 Hi = DAG.getNode(N->getOpcode(), dl, LH.getValueType(), CH, LH, RH); in SplitRes_SELECT() 547 SDValue LL, LH, RL, RH; in SplitRes_SELECT_CC() local 550 GetSplitOp(N->getOperand(3), RL, RH); in SplitRes_SELECT_CC() 555 N->getOperand(1), LH, RH, N->getOperand(4)); in SplitRes_SELECT_CC()
|
D | TargetLowering.cpp | 2982 SDValue RL, SDValue RH) const { in expandMUL() 2997 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) || in expandMUL() 2998 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode())); in expandMUL() 3044 if (!LH.getNode() && !RH.getNode() && in expandMUL() 3052 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift); in expandMUL() 3053 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH); in expandMUL() 3065 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH); in expandMUL() 3067 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH); in expandMUL() 3074 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH); in expandMUL() 3076 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH); in expandMUL()
|
D | LegalizeIntegerTypes.cpp | 2164 SDValue LL, LH, RL, RH; in ExpandIntRes_Logical() local 2166 GetExpandedInteger(N->getOperand(1), RL, RH); in ExpandIntRes_Logical() 2168 Hi = DAG.getNode(N->getOpcode(), dl, LL.getValueType(), LH, RH); in ExpandIntRes_Logical() 2177 SDValue LL, LH, RL, RH; in ExpandIntRes_MUL() local 2179 GetExpandedInteger(N->getOperand(1), RL, RH); in ExpandIntRes_MUL() 2181 if (TLI.expandMUL(N, Lo, Hi, NVT, DAG, LL, LH, RL, RH)) in ExpandIntRes_MUL() 2233 DAG.getNode(ISD::MUL, dl, NVT, RH, LL), in ExpandIntRes_MUL()
|
/external/icu/icu4c/source/data/coll/ |
D | cy.txt | 14 "&R<rh<<<Rh<<<RH"
|
/external/llvm/lib/Target/Hexagon/ |
D | HexagonBitSimplify.cpp | 1614 BitTracker::RegisterRef RH = MI.getOperand(1), RL = MI.getOperand(2); in propagateRegCopy() local 1618 RH.Reg, RH.Sub, MRI); in propagateRegCopy() 1671 unsigned B, RegHalf &RH); 1701 const BitTracker::RegisterCell &RC, unsigned B, RegHalf &RH) { in matchHalf() argument 1768 RH.Reg = Reg; in matchHalf() 1769 RH.Sub = Sub; in matchHalf() 1770 RH.Low = Low; in matchHalf() 1772 if (!HBS::getFinalVRegClass(RH, MRI)) in matchHalf() 1773 RH.Sub = 0; in matchHalf()
|
/external/python/cpython2/Demo/tix/ |
D | INSTALL.txt | 7 Tix.py has been written and tested on an Intel Pentium running RH Linux 5.2
|
/external/swiftshader/third_party/LLVM/lib/Target/XCore/ |
D | XCoreISelLowering.cpp | 688 SDValue LH, RH; in TryExpandADDWithMul() local 691 RH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, in TryExpandADDWithMul() 697 RH = DAG.getNode(ISD::MUL, dl, MVT::i32, LL, RH); in TryExpandADDWithMul() 699 Hi = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, RH); in TryExpandADDWithMul()
|
/external/icu/icu4c/source/data/translit/ |
D | Grek_Latn.txt | 180 Ρ $rough ↔ RH ;
|
/external/llvm/lib/Target/XCore/ |
D | XCoreISelLowering.cpp | 701 SDValue LH, RH; in TryExpandADDWithMul() local 704 RH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, in TryExpandADDWithMul() 710 RH = DAG.getNode(ISD::MUL, dl, MVT::i32, LL, RH); in TryExpandADDWithMul() 712 Hi = DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, RH); in TryExpandADDWithMul()
|
/external/v8/src/arm64/ |
D | constants-arm64.h | 775 V(ST, RH, w, 0x40000000), \ 779 V(LD, RH, w, 0x40400000), \
|
/external/svox/pico_resources/tools/LingwareBuilding/PicoLingware_source_files/pkb/it-IT/ |
D | it-IT_kdt_posp.pkb | 69 �*ގ�!\M�l!4�f���A�x���q$�JIYI�I�ݰ�C��ӄ��8R)'))�p�`��RH�,ƀ�Dqn܉ϣ�$0p�F
|
/external/deqp/framework/common/ |
D | tcuCompressedTexture.cpp | 674 const deUint8 RH = extend6To8((deUint8)((RH1 << 1) | RH2)); in decompressETC2Block() local 687 const int unclampedR = (x * ((int)RH-(int)RO) + y * ((int)RV-(int)RO) + 4*(int)RO + 2) >> 2; in decompressETC2Block()
|
/external/llvm/lib/Target/ARM/ |
D | ARMScheduleSwift.td | 352 "t2LD(R|RB|RH)_(PRE|POST)", "t2LD(R|RB|RH)T")>; 482 "t2STR_preidx", "t2STR[BH]_preidx", "t2ST(RB|RH|R)T")>;
|
/external/ImageMagick/PerlMagick/t/reference/filter/ |
D | SigmoidalContrast.miff | 15 …�Cu�Jm�Lm�Hl�Aw�Nu�S[�BdZIe[Je[Je[JdZIg]Mf]Le[Ie]De]@d]C[T>DB.8=,8@0;B6NF3�RH�<>�2$�/�0!�2!�2 �1!…
|
/external/svox/pico_resources/tools/LingwareBuilding/PicoLingware_source_files/pkb/en-US/ |
D | en-US_kdt_posd.pkb | 246 BB,��2�H�dW�%>��RHTRTS0��UE-E��`$fH�����F�V�&�W,��J-�16���F/������`��H
|
/external/svox/pico_resources/tools/LingwareBuilding/PicoLingware_source_files/pkb/de-DE/ |
D | de-DE_gl0_kpdf_phs.pkb | 1340 …�����sZB2,.5=GTetynYD5.,,+(")7GRWTJ=/$#'*++*)&$G������Ǵ���n^RH<1*)0:CD?:9>FKI?2%…
|
/external/ImageMagick/PerlMagick/t/reference/write/jng/ |
D | read_prog.miff | 13 …;%7<%><-E<3K;;L7<G3<C/8B17F35K2.O*"Y"j$�-"�9*�@-�C0�@/�9*�4)�3)�2*�0(�\U�RH�I=�L@�UI�cX�qf��o��|…
|