Home
last modified time | relevance | path

Searched refs:tcl (Results 1 – 25 of 75) sorted by relevance

123

/external/python/cpython2/Lib/test/
Dtest_tcl.py26 tcl = Tcl()
27 patchlevel = tcl.call('info', 'patchlevel')
53 tcl = self.interp
54 tcl.eval('set a 1')
55 self.assertEqual(tcl.eval('set a'),'1')
58 tcl = self.interp
59 self.assertRaises(TclError,tcl.eval,'set a')
62 tcl = self.interp
63 self.assertRaises(TclError,tcl.eval,'this is wrong')
66 tcl = self.interp
[all …]
/external/mesa3d/src/mesa/drivers/dri/r200/
Dr200_cmdbuf.c75 insert_at_tail_if( &rmesa->radeon.hw.atomlist, &rmesa->hw.tcl ); in r200SetUpAtomList()
151 OUT_BATCH(rmesa->radeon.tcl.elt_dma_offset); in r200FireEB()
154 rmesa->radeon.tcl.elt_dma_bo, in r200FireEB()
163 int nr, elt_used = rmesa->tcl.elt_used; in r200FlushElts()
165 …radeon_print(RADEON_RENDER, RADEON_VERBOSE, "%s %x %d\n", __func__, rmesa->tcl.hw_primitive, elt_u… in r200FlushElts()
172 radeon_bo_unmap(rmesa->radeon.tcl.elt_dma_bo); in r200FlushElts()
174 r200FireEB(rmesa, nr, rmesa->tcl.hw_primitive); in r200FlushElts()
176 radeon_bo_unref(rmesa->radeon.tcl.elt_dma_bo); in r200FlushElts()
177 rmesa->radeon.tcl.elt_dma_bo = NULL; in r200FlushElts()
196 radeonAllocDmaRegion(&rmesa->radeon, &rmesa->radeon.tcl.elt_dma_bo, in r200AllocEltsOpenEnded()
[all …]
Dr200_state.c393 R200_STATECHANGE(rmesa, tcl); in r200Fogfv()
394 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] &= ~R200_TCL_FOG_MASK; in r200Fogfv()
397 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] |= R200_TCL_FOG_LINEAR; in r200Fogfv()
408 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] |= R200_TCL_FOG_EXP; in r200Fogfv()
413 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] |= R200_TCL_FOG_EXP2; in r200Fogfv()
499 GLuint t = rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL]; in r200CullFace()
526 if ( rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] != t ) { in r200CullFace()
527 R200_STATECHANGE(rmesa, tcl ); in r200CullFace()
528 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] = t; in r200CullFace()
540 R200_STATECHANGE( rmesa, tcl ); in r200FrontFace()
[all …]
Dr200_maos_arrays.c116 if (!rmesa->radeon.tcl.aos[i].bo) { in r200EmitArrays()
119 &(rmesa->radeon.tcl.aos[nr]), in r200EmitArrays()
126 &(rmesa->radeon.tcl.aos[nr]), in r200EmitArrays()
175 if (!rmesa->radeon.tcl.aos[nr].bo) { in r200EmitArrays()
177 &(rmesa->radeon.tcl.aos[nr]), in r200EmitArrays()
196 rmesa->radeon.tcl.aos_count = nr; in r200EmitArrays()
Dr200_tcl.c144 rmesa->tcl.elt_used + nr*2 < R200_ELT_BUF_SZ) { in r200AllocElts()
146 GLushort *dest = (GLushort *)(rmesa->radeon.tcl.elt_dma_bo->ptr + in r200AllocElts()
147 rmesa->radeon.tcl.elt_dma_offset + rmesa->tcl.elt_used); in r200AllocElts()
149 rmesa->tcl.elt_used += nr*2; in r200AllocElts()
158 rmesa->radeon.tcl.aos_count, 0 ); in r200AllocElts()
160 r200EmitMaxVtxIndex(rmesa, rmesa->radeon.tcl.aos[0].count); in r200AllocElts()
161 return r200AllocEltsOpenEnded( rmesa, rmesa->tcl.hw_primitive, nr ); in r200AllocElts()
189 rmesa->radeon.tcl.aos_count, in r200EmitPrim()
195 rmesa->tcl.hw_primitive, in r200EmitPrim()
212 rmesa->tcl.hw_primitive == (PRIM| \
[all …]
Dr200_state_init.c262 TCL_CHECK( tcl, GL_TRUE, 0 )
707 ALLOC_STATE( tcl, tcl_or_vp, TCL_STATE_SIZE, "TCL/tcl", 0 ); in r200InitState()
708 ALLOC_STATE( msl, tcl, MSL_STATE_SIZE, "MSL/matrix-select", 0 ); in r200InitState()
709 ALLOC_STATE( tcg, tcl, TCG_STATE_SIZE, "TCG/texcoordgen", 0 ); in r200InitState()
807 rmesa->hw.tcl.cmd[TCL_CMD_0] = cmdpkt(rmesa, R200_EMIT_TCL_LIGHT_MODEL_CTL_0); in r200InitState()
808 rmesa->hw.tcl.cmd[TCL_CMD_1] = cmdpkt(rmesa, R200_EMIT_TCL_UCP_VERT_BLEND_CTL); in r200InitState()
1172 rmesa->hw.tcl.cmd[TCL_LIGHT_MODEL_CTL_0] = in r200InitState()
1179 rmesa->hw.tcl.cmd[TCL_LIGHT_MODEL_CTL_1] = in r200InitState()
1189 rmesa->hw.tcl.cmd[TCL_PER_LIGHT_CTL_0] = 0; /* filled in via callbacks */ in r200InitState()
1190 rmesa->hw.tcl.cmd[TCL_PER_LIGHT_CTL_1] = 0; in r200InitState()
[all …]
/external/mesa3d/src/mesa/drivers/dri/radeon/
Dradeon_ioctl.c75 insert_at_tail(&rmesa->radeon.hw.atomlist, &rmesa->hw.tcl); in radeonSetUpAtomList()
172 uint32_t *cmd = (uint32_t *)(rmesa->radeon.cmdbuf.cs->packets + rmesa->tcl.elt_cmd_start); in radeonFlushElts()
181 nr = rmesa->tcl.elt_used; in radeonFlushElts()
231 rmesa->tcl.elt_cmd_start = rmesa->radeon.cmdbuf.cs->cdw; in radeonAllocEltsOpenEnded()
258 rmesa->tcl.elt_cmd_offset = rmesa->radeon.cmdbuf.cs->cdw; in radeonAllocEltsOpenEnded()
259 rmesa->tcl.elt_used = min_nr; in radeonAllocEltsOpenEnded()
261 retval = (GLushort *)(rmesa->radeon.cmdbuf.cs->packets + rmesa->tcl.elt_cmd_offset); in radeonAllocEltsOpenEnded()
306 rmesa->ioctl.bo = rmesa->radeon.tcl.aos[0].bo; in radeonEmitAOS()
308 (rmesa->radeon.tcl.aos[0].offset + offset * rmesa->radeon.tcl.aos[0].stride * 4); in radeonEmitAOS()
309 rmesa->ioctl.vertex_max = rmesa->radeon.tcl.aos[0].count; in radeonEmitAOS()
[all …]
Dradeon_maos_arrays.c159 if (!rmesa->tcl.obj.buf) in radeonEmitArrays()
161 &(rmesa->tcl.aos[nr]), in radeonEmitArrays()
179 if (!rmesa->tcl.norm.buf) in radeonEmitArrays()
181 &(rmesa->tcl.aos[nr]), in radeonEmitArrays()
205 if (!rmesa->tcl.rgba.buf) in radeonEmitArrays()
207 &(rmesa->tcl.aos[nr]), in radeonEmitArrays()
218 if (!rmesa->tcl.spec.buf) { in radeonEmitArrays()
221 &(rmesa->tcl.aos[nr]), in radeonEmitArrays()
236 if (!rmesa->tcl.fog.buf) in radeonEmitArrays()
238 &(rmesa->tcl.aos[nr]), in radeonEmitArrays()
[all …]
Dradeon_maos_verts.c317 GLuint vtx = (rmesa->hw.tcl.cmd[TCL_OUTPUT_VTXFMT] & in radeonEmitArrays()
368 if (vtx != rmesa->hw.tcl.cmd[TCL_OUTPUT_VTXFMT]) { in radeonEmitArrays()
369 RADEON_STATECHANGE( rmesa, tcl ); in radeonEmitArrays()
370 rmesa->hw.tcl.cmd[TCL_OUTPUT_VTXFMT] = vtx; in radeonEmitArrays()
377 if (rmesa->tcl.vertex_format == setup_tab[i].vertex_format && in radeonEmitArrays()
378 rmesa->radeon.tcl.aos[0].bo) in radeonEmitArrays()
381 if (rmesa->radeon.tcl.aos[0].bo) in radeonEmitArrays()
385 &rmesa->radeon.tcl.aos[0].bo, in radeonEmitArrays()
386 &rmesa->radeon.tcl.aos[0].offset, in radeonEmitArrays()
398 _math_trans_4f( rmesa->tcl.ObjClean.data, in radeonEmitArrays()
[all …]
Dradeon_state.c329 RADEON_STATECHANGE(rmesa, tcl); in radeonFogfv()
330 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] &= ~RADEON_TCL_FOG_MASK; in radeonFogfv()
333 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] |= RADEON_TCL_FOG_LINEAR; in radeonFogfv()
336 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] |= RADEON_TCL_FOG_EXP; in radeonFogfv()
339 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] |= RADEON_TCL_FOG_EXP2; in radeonFogfv()
408 GLuint t = rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL]; in radeonCullFace()
435 if ( rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] != t ) { in radeonCullFace()
436 RADEON_STATECHANGE(rmesa, tcl ); in radeonCullFace()
437 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] = t; in radeonCullFace()
449 RADEON_STATECHANGE( rmesa, tcl ); in radeonFrontFace()
[all …]
Dradeon_tcl.c114 #define GET_MESA_ELTS() rmesa->tcl.Elts
153 rmesa->radeon.tcl.aos_count, 0 ); in radeonAllocElts()
155 return radeonAllocEltsOpenEnded( rmesa, rmesa->tcl.vertex_format, in radeonAllocElts()
156 rmesa->tcl.hw_primitive, nr ); in radeonAllocElts()
177 rmesa->radeon.tcl.aos_count, in radeonEmitPrim()
183 rmesa->tcl.vertex_format, in radeonEmitPrim()
184 rmesa->tcl.hw_primitive, in radeonEmitPrim()
202 rmesa->tcl.hw_primitive == (PRIM| \
259 if (newprim != rmesa->tcl.hw_primitive || in radeonTclPrimitive()
262 rmesa->tcl.hw_primitive = newprim; in radeonTclPrimitive()
[all …]
Dradeon_state_init.c546 ALLOC_STATE( tcl, always, TCL_STATE_SIZE, "TCL/tcl", 1 ); in radeonInitState()
617 rmesa->hw.tcl.cmd[TCL_CMD_0] = cmdpkt(rmesa, RADEON_EMIT_SE_TCL_OUTPUT_VTX_FMT); in radeonInitState()
834 rmesa->hw.tcl.cmd[TCL_OUTPUT_VTXFMT] = in radeonInitState()
840 rmesa->hw.tcl.cmd[TCL_OUTPUT_VTXSEL] = in radeonInitState()
848 rmesa->hw.tcl.cmd[TCL_MATRIX_SELECT_0] = in radeonInitState()
852 rmesa->hw.tcl.cmd[TCL_MATRIX_SELECT_1] = in radeonInitState()
858 rmesa->hw.tcl.cmd[TCL_UCP_VERT_BLEND_CTL] = in radeonInitState()
862 rmesa->hw.tcl.cmd[TCL_TEXTURE_PROC_CTL] = 0; in radeonInitState()
864 rmesa->hw.tcl.cmd[TCL_LIGHT_MODEL_CTL] = in radeonInitState()
Dradeon_context.h313 struct radeon_state_atom tcl; member
421 struct r100_tcl_info tcl; member
/external/python/cpython2/Lib/lib-tk/test/test_tkinter/
Dtest_loadtk.py13 tcl = Tcl()
14 self.assertRaises(TclError,tcl.winfo_geometry)
15 tcl.loadtk()
16 self.assertEqual('1x1+0+0', tcl.winfo_geometry())
17 tcl.destroy()
38 tcl = Tcl()
39 self.assertRaises(TclError, tcl.winfo_geometry)
40 self.assertRaises(TclError, tcl.loadtk)
/external/google-breakpad/src/third_party/libdisasm/swig/
DMakefile16 dummy: swig swig-python swig-ruby swig-perl swig-tcl install uninstall clean
30 swig-tcl:
31 cd tcl && make -f Makefile-swig
46 install-tcl:
47 cd tcl && sudo make -f Makefile-swig install
62 uninstall-tcl:
63 cd tcl && sudo make -f Makefile-swig uninstall
70 cd tcl && make -f Makefile-swig clean
/external/google-breakpad/src/third_party/libdisasm/swig/tcl/
DMakefile-swig27 TCL_MOD = $(BASE_NAME)-tcl.so
30 TCL_INC = /usr/include/tcl$(TCL_VERSION)
31 TCL_LIB = /usr/lib/tcl$(TCL_VERSION)
37 all: swig-tcl
39 dummy: swig-tcl install uninstall clean
41 swig-tcl: $(TCL_MOD)
50 swig -tcl -o $(TCL_SHADOW) -outdir . $<
/external/python/cpython2/Doc/library/
Dtix.rst82 have a file called :file:`pkgIndex.tcl` (case sensitive), which contains the
112 .. \ulink{Balloon}{http://tix.sourceforge.net/dist/current/demos/samples/Balloon.tcl}
122 .. \ulink{ButtonBox}{http://tix.sourceforge.net/dist/current/demos/samples/BtnBox.tcl}
134 .. \ulink{ComboBox}{http://tix.sourceforge.net/dist/current/demos/samples/ComboBox.tcl}
147 .. \ulink{Control}{http://tix.sourceforge.net/dist/current/demos/samples/Control.tcl}
158 .. \ulink{LabelEntry}{http://tix.sourceforge.net/dist/current/demos/samples/LabEntry.tcl}
170 .. \ulink{LabelFrame}{http://tix.sourceforge.net/dist/current/demos/samples/LabFrame.tcl}
181 .. \ulink{Meter}{http://tix.sourceforge.net/dist/current/demos/samples/Meter.tcl}
191 .. \ulink{OptionMenu}{http://tix.sourceforge.net/dist/current/demos/samples/OptMenu.tcl}
203 .. \ulink{PopupMenu}{http://tix.sourceforge.net/dist/current/demos/samples/PopMenu.tcl}
[all …]
/external/python/cpython2/PC/VC6/
Dbuild_tkinter.py32 tcl = have_args("tcl")
35 if not(tcl) and not(tk) and not(tix):
36 tcl = tk = tix = True
43 if tcl:
Dtcl852.patch1 --- tcl8.5.2\generic\tcl.h Fri Jun 13 03:35:39 2008
2 +++ tcl8.5.2\generic\tcl.h Sun Jan 4 16:52:30 2009
/external/clang/test/Modules/
Ddarwin_specific_modulemap_hacks.m12 #error tcl-private/header.h should be textual
16 #import <tcl-private/header.h>
21 #error tcl-private/header.h missing
/external/eigen/cmake/
DEigenConfigureTesting.cmake17 # This call activates testing and generates the DartConfiguration.tcl
22 # Overwrite default DartConfiguration.tcl such that ctest can build our unit tests.
25 file(READ "${CMAKE_CURRENT_BINARY_DIR}/DartConfiguration.tcl" EIGEN_DART_CONFIG_FILE)
33 file(WRITE "${CMAKE_CURRENT_BINARY_DIR}/DartConfiguration.tcl" ${EIGEN_DART_CONFIG_FILE2})
/external/python/cpython2/PCbuild/
Dget_externals.bat26 tcl-*
63 if NOT "%IncludeTkinter%"=="false" set libraries=%libraries% tcl-8.5.15.0
98 echo.tcl-, tcltk, tk-, tix-, sqlite-, or xz-, and as such has the potential
/external/python/cpython2/Lib/lib-tk/test/test_ttk/
Dsupport.py64 tcl = tkinter.Tcl()
65 patchlevel = tcl.call('info', 'patchlevel')
/external/python/cpython2/Mac/BuildScript/
Dissue19373_tk_8_5_15_source.patch2 From upstream checkin https://core.tcl.tk/tk/info/5a5abf71f9
/external/python/cpython2/Demo/comparisons/
DREADME4 Newsgroups: comp.lang.python,comp.lang.tcl,comp.lang.scheme,comp.lang.misc,comp.lang.perl
10 the following problems in tcl, python, and scheme (and whatever else you'd

123