Home
last modified time | relevance | path

Searched refs:IsSP (Results 1 – 12 of 12) sorted by relevance

/external/vixl/src/aarch64/
Doperands-aarch64.cc308 VIXL_ASSERT(!reg.IsSP()); in Operand()
319 VIXL_ASSERT(!reg.IsSP()); in Operand()
406 VIXL_ASSERT(!regoffset.IsSP()); in MemOperand()
426 VIXL_ASSERT(regoffset.Is64Bits() && !regoffset.IsSP()); in MemOperand()
453 VIXL_ASSERT(regoffset_.Is64Bits() && !regoffset_.IsSP()); in MemOperand()
467 VIXL_ASSERT(!regoffset_.IsSP()); in MemOperand()
Dmacro-assembler-aarch64.cc467 temp = rd.IsSP() ? temps.AcquireSameSizeAs(rd) : rd; in MoveImmediateHelper()
498 if (rd.IsSP()) { in MoveImmediateHelper()
514 if (IsImmMovz(imm, reg_size) && !dst.IsSP()) { in OneInstrMoveImmediateHelper()
521 } else if (IsImmMovn(imm, reg_size) && !dst.IsSP()) { in OneInstrMoveImmediateHelper()
880 PreShiftImmMode mode = rn.IsSP() ? kNoShift : kAnyShift; in LogicalMacro()
1220 VIXL_ASSERT(!rd.IsZero() && !rd.IsSP()); in CselHelper()
1221 VIXL_ASSERT(left.IsImmediate() || !left.GetRegister().IsSP()); in CselHelper()
1222 VIXL_ASSERT(right.IsImmediate() || !right.GetRegister().IsSP()); in CselHelper()
1705 if (rd.IsSP()) { in AddSubMacro()
1709 } else if (rn.IsSP()) { in AddSubMacro()
Doperands-aarch64.h183 bool IsSP() const { in IsSP() function
Dassembler-aarch64.cc2036 if (rd.IsSP() || rm.IsSP()) { in mov()
3962 if (rn.IsSP() || rd.IsSP()) { in AddSub()
3963 VIXL_ASSERT(!(rd.IsSP() && (S == SetFlags))); in AddSub()
/external/v8/src/arm64/
Dassembler-arm64-inl.h145 inline bool CPURegister::IsSP() const { in IsSP() function
337 DCHECK(!reg.IsSP());
349 DCHECK(!reg.IsSP());
465 DCHECK(!regoffset.IsSP());
480 DCHECK(regoffset.Is64Bits() && !regoffset.IsSP());
504 DCHECK(regoffset_.Is64Bits() && !regoffset_.IsSP());
518 DCHECK(!regoffset_.IsSP());
Dassembler-arm64.cc1779 if (rd.IsSP() || rm.IsSP()) { in mov()
2272 if (rn.IsSP() || rd.IsSP()) { in AddSub()
2273 DCHECK(!(rd.IsSP() && (S == SetFlags))); in AddSub()
Dmacro-assembler-arm64.cc206 Register temp = rd.IsSP() ? temps.AcquireSameSizeAs(rd) : rd; in Mov()
232 if (rd.IsSP()) { in Mov()
249 Register dst = (rd.IsSP()) ? temps.AcquireSameSizeAs(rd) : rd; in Mov()
290 DCHECK(rd.IsSP()); in Mov()
419 if (IsImmMovz(imm, reg_size) && !dst.IsSP()) { in TryOneInstrMoveImmediate()
424 } else if (IsImmMovn(imm, reg_size) && !dst.IsSP()) { in TryOneInstrMoveImmediate()
Dmacro-assembler-arm64-inl.h460 DCHECK(!rd.IsSP() && rd.Is64Bits()); in CzeroX()
472 DCHECK(!rd.IsSP()); in CmovX()
Dassembler-arm64.h114 bool IsSP() const;
/external/vixl/src/aarch32/
Dassembler-aarch32.cc18219 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld1()
18250 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld1()
18264 (nreglist.GetLength() == 1) && !rm.IsPC() && !rm.IsSP() && in vld1()
18280 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld1()
18310 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld1()
18323 (nreglist.GetLength() == 1) && !rm.IsPC() && !rm.IsSP() && in vld1()
18599 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld2()
18624 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld2()
18640 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld2()
18657 !rm.IsPC() && !rm.IsSP() && (!rn.IsPC() || AllowUnpredictable())) { in vld2()
[all …]
Dinstructions-aarch32.h146 bool IsSP() const { return GetCode() == kSpCode; } in IsSP() function
Dmacro-assembler-aarch32.h1073 ((operand.GetImmediate() & 0x3) == 0) && rd.IsLow() && rn.IsSP()) || in Add()
1079 !operand.GetBaseRegister().IsSP() && in Add()
1082 (operand.IsPlainRegister() && !rd.IsPC() && rn.IsSP() && in Add()
2083 operand.GetBaseRegister().IsSP() && in Ldr()
4415 operand.GetBaseRegister().IsSP() && in Str()