Home
last modified time | relevance | path

Searched refs:MSR (Results 1 – 25 of 71) sorted by relevance

123

/external/llvm/test/MC/ARM/
Dthumbv8m.s200 MSR PSP_NS, r2 label
204 MSR CONTROL_NS, r4 label
212 MSR MSPLIM,r8 label
214 MSR PSPLIM,r9 label
220 MSR PSPLIM_NS, r11 label
229 MSR FAULTMASK_NS, r14 label
Dthumbv7m.s22 @ MSR
Dthumbv7em.s10 @ MSR
Dthumb2-mclass.s38 @ MSR
/external/swiftshader/third_party/LLVM/test/MC/Disassembler/ARM/
Dinvalid-MSRi-arm.txt9 # A5.2.11 MSR (immediate), and hints & B6.1.6 MSR (immediate)
/external/syslinux/com32/lib/
Dvdprintf.c28 MSR = 6, enumerator
/external/llvm/test/CodeGen/AArch64/
Dflags-multiuse.ll25 ; Currently, the comparison is emitted again. An MSR/MRS pair would also be
/external/google-breakpad/src/third_party/libdisasm/
DTODO22 * sysenter, sysexit as CALL types -- preceded by MSR writes
/external/swiftshader/third_party/LLVM/lib/Target/MBlaze/
DMBlazeInstrFormats.td193 // MSR instruction class in MBlaze : <|opcode|rd|imm15|>
195 class MSR<bits<6> op, bits<6> flags, dag outs, dag ins, string asmstr,
DMBlazeRegisterInfo.td103 // MSR register but this is the only bit of that register that we
/external/llvm/test/CodeGen/SystemZ/
Dint-mul-02.ll7 ; Check MSR.
133 ; Check that multiplications of spilled values can use MS rather than MSR.
/external/swiftshader/third_party/LLVM/test/MC/ARM/
Dthumb2-mclass.s43 @ MSR
/external/syslinux/com32/libupload/
Dserial.c22 MSR = 6, enumerator
/external/llvm/test/MC/Disassembler/ARM/
Dthumb-MSR-MClass.txt39 # MSR
Dinvalid-armv7.txt246 # A5.2.11 MSR (immediate), and hints & B6.1.6 MSR (immediate)
/external/llvm/test/CodeGen/ARM/
Dcopy-cpsr.ll26 ; In Thumb mode v7M and v7AR have different MRS/MSR instructions that happen
/external/mesa3d/src/gallium/drivers/swr/rasterizer/common/
Disa.hpp68 bool MSR(void) { return CPU_Rep.f_1_EDX_[5]; } in MSR() function in InstructionSet
/external/llvm/lib/Target/PowerPC/
DPPCInstrHTM.td90 // value of the MSR Transaction State (TS) bits that exist before the
/external/syslinux/gpxe/src/drivers/net/rtl818x/
Drtl818x.h115 u8 MSR; member
Drtl818x.c273 rtl818x_iowrite8(priv, &priv->map->MSR, 0); in rtl818x_init_hw()
558 rtl818x_iowrite8(priv, &priv->map->MSR, in rtl818x_config()
/external/llvm/lib/Target/AArch64/
DAArch64.td135 // Named operands for MRS/MSR/TLBI/...
/external/capstone/bindings/ocaml/
Darm64_const.ml142 (* System registers for MSR *)
155 (* System PState Field (MSR instruction) *)
Darm_const.ml36 (* Special registers for MSR *)
/external/selinux/mcstrans/share/examples/nato/setrans.d/
Deyes-only.conf427 ~c352=MSR # Montserrat
Drel.conf433 ~c200,~c352=MSR # Montserrat

123