Searched refs:VLIW (Results 1 – 12 of 12) sorted by relevance
10 // R600 has a VLIW architecture. On pre-cayman cards there are 5 instruction
102 Generate DFA Packetizer for VLIW targets.
100 D: Deterministic finite automaton based infrastructure for VLIW packetization239 D: Implemented DFA-based target independent VLIW packetizer285 D: Backend for Qualcomm's Hexagon VLIW processor.
107 D: VLIW Instruction Scheduling, Packetization
99 D: Deterministic finite automaton based infrastructure for VLIW packetization238 D: Implemented DFA-based target independent VLIW packetizer284 D: Backend for Qualcomm's Hexagon VLIW processor.
180 on a VLIW architecture. The class internally generates a deterministic finite
374 - **post\_scheduler** - ALU scheduler, handles VLIW packing and
522 bundles. A MI bundle can model a VLIW group / pack which contains an arbitrary1581 VLIW Packetizer1584 In a Very Long Instruction Word (VLIW) architecture, the compiler is responsible1587 *bundles*. The VLIW packetizer in LLVM is a target-independent mechanism to1593 Instructions in a VLIW target can typically be mapped to multiple functional1598 VLIW packetizer parses the instruction classes of a target and generates tables1617 To generate tables for a VLIW target, add *Target*\ GenDFAPacketizer.inc as a
76 VLIW // Scheduling for VLIW targets. enumerator
315 if (TLI->getSchedulingPreference() == Sched::VLIW) in createDefaultScheduler()
1720 setSchedulingPreference(Sched::VLIW); in HexagonTargetLowering()
1031 - Ignored on older VLIW subtargets which did not have separate scalar