Searched refs:noreg (Results 1 – 10 of 10) sorted by relevance
/external/swiftshader/third_party/LLVM/test/CodeGen/ARM/ |
D | subreg-remat.ll | 7 ; %vreg6:ssub_1<def> = VMOVSR %vreg0<kill>, pred:14, pred:%noreg, %vreg6<imp-def>; DPR_VFP2:%vreg… 8 ; %vreg6:ssub_0<def> = VLDRS <cp#0>, 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] DPR_VFP2:%vre… 34 ; %vreg2:ssub_0<def> = VLDRS <cp#0>, 0, pred:14, pred:%noreg, %vreg2<imp-def>; mem:LD4[ConstantPo…
|
/external/llvm/test/CodeGen/ARM/ |
D | subreg-remat.ll | 8 ; %vreg6:ssub_0<def> = VLDRS <cp#0>, 0, pred:14, pred:%noreg; mem:LD4[ConstantPool] DPR_VFP2:%vre… 34 ; %vreg2:ssub_0<def> = VLDRS <cp#0>, 0, pred:14, pred:%noreg, %vreg2<imp-def>; mem:LD4[ConstantPo…
|
D | 2014-01-09-pseudo_expand_implicit_reg.ll | 7 ; CHECK: VST1d64Q %R{{[0-9]+}}<kill>, 8, %D{{[0-9]+}}, pred:14, pred:%noreg, %Q{{[0-9]+}}_Q{{[0-9]+… 40 ; CHECK: VTBX4 {{.*}}, pred:14, pred:%noreg, %Q{{[0-9]+}}_Q{{[0-9]+}}<imp-use>
|
D | 2011-11-14-EarlyClobber.ll | 12 ; %vreg12<earlyclobber,def> = t2STR_PRE %vreg6, %vreg12, 32, pred:14, pred:%noreg
|
/external/llvm/test/CodeGen/MIR/X86/ |
D | null-register-operands.mir | 20 %eax = MOV32rm %rdi, 1, _, 0, %noreg
|
/external/syslinux/core/ |
D | diskfs.inc | 111 .noreg: jmp short .noreg ; Nynorsk
|
/external/llvm/test/CodeGen/MIR/ARM/ |
D | sched-it-debug-nodes.mir | 36 ; CHECK: * DBG_VALUE %R1, %noreg, !"u" 37 ; CHECK-NOT: * DBG_VALUE %R1<kill>, %noreg, !"u"
|
/external/llvm/test/CodeGen/X86/ |
D | inline-asm-fpstack.ll | 350 …$0> [sideeffect] [mayload] [attdialect], $0:[mem], %EAX<undef>, 1, %noreg, 0, %noreg, $1:[clobber]…
|
/external/vixl/test/aarch64/ |
D | test-api-aarch64.cc | 69 TEST(noreg) { in TEST() argument
|
/external/llvm/docs/ |
D | MIRLangRef.rst | 350 represented using a '``%noreg``' named register, although the former syntax
|