/external/libdrm/radeon/ |
D | radeon_cs_space.c | 47 uint32_t read_domains, write_domain; in radeon_cs_setup_bo() local 53 write_domain = sc->write_domain; in radeon_cs_setup_bo() 57 bo->space_accounted = sc->new_accounted = (read_domains << 16) | write_domain; in radeon_cs_setup_bo() 62 if (write_domain && (write_domain == bo->space_accounted)) { in radeon_cs_setup_bo() 72 if (write_domain) { in radeon_cs_setup_bo() 73 if (write_domain == RADEON_GEM_DOMAIN_VRAM) in radeon_cs_setup_bo() 75 else if (write_domain == RADEON_GEM_DOMAIN_GTT) in radeon_cs_setup_bo() 77 sc->new_accounted = write_domain; in radeon_cs_setup_bo() 88 if (write_domain && (old_read & write_domain)) { in radeon_cs_setup_bo() 89 sc->new_accounted = write_domain; in radeon_cs_setup_bo() [all …]
|
D | radeon_cs_gem.c | 68 uint32_t write_domain; member 178 uint32_t write_domain, in cs_gem_write_reloc() argument 190 if ((read_domain && write_domain) || (!read_domain && !write_domain)) { in cs_gem_write_reloc() 199 if (write_domain == RADEON_GEM_DOMAIN_CPU) { in cs_gem_write_reloc() 220 if (write_domain && (reloc->read_domain & write_domain)) { in cs_gem_write_reloc() 222 reloc->write_domain = write_domain; in cs_gem_write_reloc() 223 } else if (read_domain & reloc->write_domain) { in cs_gem_write_reloc() 226 if (write_domain != reloc->write_domain) in cs_gem_write_reloc() 233 reloc->write_domain |= write_domain; in cs_gem_write_reloc() 267 reloc->write_domain = write_domain; in cs_gem_write_reloc()
|
D | radeon_cs.h | 44 uint32_t write_domain; member 86 uint32_t write_domain, 99 uint32_t write_domain); 113 uint32_t write_domain);
|
D | radeon_cs_int.h | 8 uint32_t write_domain; member 41 uint32_t write_domain,
|
D | radeon_cs.c | 18 uint32_t read_domain, uint32_t write_domain, in radeon_cs_write_reloc() argument 26 write_domain, in radeon_cs_write_reloc()
|
D | radeon_bo_gem.c | 347 radeon_gem_set_domain(struct radeon_bo *bo, uint32_t read_domains, uint32_t write_domain) in radeon_gem_set_domain() argument 355 args.write_domain = write_domain; in radeon_gem_set_domain()
|
D | radeon_bo_gem.h | 42 int radeon_gem_set_domain(struct radeon_bo *bo, uint32_t read_domains, uint32_t write_domain);
|
/external/mesa3d/src/gallium/winsys/i915/drm/ |
D | i915_drm_batchbuffer.c | 101 unsigned write_domain = 0; in i915_drm_batchbuffer_reloc() local 108 write_domain = 0; in i915_drm_batchbuffer_reloc() 112 write_domain = I915_GEM_DOMAIN_RENDER; in i915_drm_batchbuffer_reloc() 116 write_domain = I915_GEM_DOMAIN_RENDER; in i915_drm_batchbuffer_reloc() 120 write_domain = 0; in i915_drm_batchbuffer_reloc() 124 write_domain = 0; in i915_drm_batchbuffer_reloc() 138 write_domain); in i915_drm_batchbuffer_reloc() 143 write_domain); in i915_drm_batchbuffer_reloc()
|
/external/mesa3d/src/mesa/drivers/dri/i915/ |
D | intel_batchbuffer.h | 48 uint32_t write_domain, 53 uint32_t write_domain, 143 #define OUT_RELOC(buf, read_domains, write_domain, delta) do { \ argument 145 read_domains, write_domain, delta); \ 147 #define OUT_RELOC_FENCED(buf, read_domains, write_domain, delta) do { \ argument 149 read_domains, write_domain, delta); \
|
D | intel_batchbuffer.c | 197 uint32_t read_domains, uint32_t write_domain, in intel_batchbuffer_emit_reloc() argument 204 read_domains, write_domain); in intel_batchbuffer_emit_reloc() 222 uint32_t write_domain, in intel_batchbuffer_emit_reloc_fenced() argument 229 read_domains, write_domain); in intel_batchbuffer_emit_reloc_fenced()
|
/external/mesa3d/src/mesa/drivers/dri/i965/ |
D | intel_batchbuffer.h | 70 uint32_t write_domain, 76 uint32_t write_domain, 163 #define OUT_RELOC(buf, read_domains, write_domain, delta) do { \ argument 167 (write_domain), \ 172 #define OUT_RELOC64(buf, read_domains, write_domain, delta) do { \ argument 176 (write_domain), \
|
D | intel_batchbuffer.c | 444 uint32_t read_domains, uint32_t write_domain, in intel_batchbuffer_reloc() argument 451 read_domains, write_domain); in intel_batchbuffer_reloc() 465 uint32_t read_domains, uint32_t write_domain, in intel_batchbuffer_reloc64() argument 470 read_domains, write_domain); in intel_batchbuffer_reloc64() 496 uint32_t read_domains, uint32_t write_domain, in load_sized_register_mem() argument 510 OUT_RELOC64(bo, read_domains, write_domain, offset + i * 4); in load_sized_register_mem() 518 OUT_RELOC(bo, read_domains, write_domain, offset + i * 4); in load_sized_register_mem() 528 uint32_t read_domains, uint32_t write_domain, in brw_load_register_mem() argument 531 load_sized_register_mem(brw, reg, bo, read_domains, write_domain, offset, 1); in brw_load_register_mem() 538 uint32_t read_domains, uint32_t write_domain, in brw_load_register_mem64() argument [all …]
|
D | genX_blorp_exec.c | 61 address.write_domain, in blorp_emit_reloc() 66 address.write_domain, in blorp_emit_reloc() 81 address.read_domains, address.write_domain); in blorp_surface_reloc() 152 .write_domain = 0, in blorp_alloc_vertex_buffer()
|
/external/mesa3d/src/gallium/winsys/intel/drm/ |
D | intel_drm_winsys.c | 594 uint32_t read_domains, write_domain; in intel_bo_add_reloc() local 603 write_domain = (flags & INTEL_RELOC_GGTT) ? in intel_bo_add_reloc() 605 read_domains = write_domain; in intel_bo_add_reloc() 607 write_domain = 0; in intel_bo_add_reloc() 617 read_domains, write_domain); in intel_bo_add_reloc() 621 read_domains, write_domain); in intel_bo_add_reloc()
|
/external/libdrm/intel/ |
D | intel_bufmgr.c | 205 uint32_t read_domains, uint32_t write_domain) in drm_intel_bo_emit_reloc() argument 209 read_domains, write_domain); in drm_intel_bo_emit_reloc() 216 uint32_t read_domains, uint32_t write_domain) in drm_intel_bo_emit_reloc_fence() argument 220 read_domains, write_domain); in drm_intel_bo_emit_reloc_fence()
|
D | intel_bufmgr_priv.h | 190 uint32_t read_domains, uint32_t write_domain); 195 uint32_t write_domain);
|
D | intel_bufmgr_fake.c | 89 uint32_t write_domain; member 206 uint32_t write_domain; member 1256 uint32_t read_domains, uint32_t write_domain) in drm_intel_fake_emit_reloc() argument 1291 r->write_domain = write_domain; in drm_intel_fake_emit_reloc() 1328 target_fake->write_domain |= r->write_domain; in drm_intel_fake_calculate_domains() 1376 if (bo_fake->write_domain != 0) { in drm_intel_fake_reloc_and_validate_buffer() 1413 bo_fake->write_domain = 0; in drm_intel_bo_fake_post_submit()
|
D | intel_bufmgr_gem.c | 1507 set_domain.write_domain = I915_GEM_DOMAIN_CPU; in drm_intel_gem_bo_map() 1509 set_domain.write_domain = 0; in drm_intel_gem_bo_map() 1620 set_domain.write_domain = I915_GEM_DOMAIN_GTT; in drm_intel_gem_bo_map_gtt() 1912 set_domain.write_domain = write_enable ? I915_GEM_DOMAIN_GTT : 0; in drm_intel_gem_bo_start_gtt_access() 1919 set_domain.read_domains, set_domain.write_domain, in drm_intel_gem_bo_start_gtt_access() 1979 uint32_t read_domains, uint32_t write_domain, in do_bo_emit_reloc() argument 2012 assert((write_domain & (write_domain - 1)) == 0); in do_bo_emit_reloc() 2046 bo_gem->relocs[bo_gem->reloc_count].write_domain = write_domain; in do_bo_emit_reloc() 2101 uint32_t read_domains, uint32_t write_domain) in drm_intel_gem_bo_emit_reloc() argument 2110 read_domains, write_domain, in drm_intel_gem_bo_emit_reloc() [all …]
|
D | intel_bufmgr.h | 153 uint32_t read_domains, uint32_t write_domain); 157 uint32_t read_domains, uint32_t write_domain);
|
/external/mesa3d/src/intel/vulkan/ |
D | anv_gem.c | 138 uint32_t read_domains, uint32_t write_domain) in anv_gem_set_domain() argument 143 .write_domain = write_domain, in anv_gem_set_domain()
|
D | anv_gem_stubs.c | 112 uint32_t read_domains, uint32_t write_domain) in anv_gem_set_domain() argument
|
/external/mesa3d/src/gallium/winsys/radeon/drm/ |
D | radeon_drm_cs.h | 125 return cs->csc->relocs[index].write_domain != 0; in radeon_bo_is_referenced_by_cs_for_write()
|
D | radeon_drm_cs.c | 284 reloc->write_domain = 0; in radeon_lookup_or_add_real_buffer() 366 added_domains = (rd | wd) & ~(reloc->read_domains | reloc->write_domain); in radeon_drm_cs_add_buffer() 368 reloc->write_domain |= wd; in radeon_drm_cs_add_buffer() 736 if ((usage & RADEON_USAGE_WRITE) && cs->csc->relocs[index].write_domain) in radeon_bo_is_referenced()
|
/external/drm_gralloc/ |
D | gralloc_drm_intel.c | 103 uint32_t read_domains, uint32_t write_domain) in batch_reloc() argument 110 target->ibo, 0, read_domains, write_domain); in batch_reloc()
|
/external/mesa3d/src/intel/blorp/ |
D | blorp.h | 94 uint32_t write_domain; member
|