Home
last modified time | relevance | path

Searched defs:RegClass (Results 1 – 25 of 30) sorted by relevance

12

/external/swiftshader/third_party/LLVM/lib/CodeGen/
DRegisterClassInfo.h41 OwningArrayPtr<RCInfo> RegClass; variable
DMachineRegisterInfo.cpp97 MachineRegisterInfo::createVirtualRegister(const TargetRegisterClass *RegClass){ in createVirtualRegister()
/external/llvm/lib/Target/AMDGPU/Disassembler/
DAMDGPUDisassembler.cpp51 #define DECODE_OPERAND2(RegClass, DecName) \ argument
60 #define DECODE_OPERAND(RegClass) DECODE_OPERAND2(RegClass, RegClass) argument
/external/swiftshader/third_party/LLVM/include/llvm/CodeGen/
DRegisterScavenging.h120 unsigned scavengeRegister(const TargetRegisterClass *RegClass, int SPAdj) { in scavengeRegister()
/external/llvm/include/llvm/CodeGen/
DRegisterClassInfo.h45 std::unique_ptr<RCInfo[]> RegClass; variable
DRegisterScavenging.h145 unsigned scavengeRegister(const TargetRegisterClass *RegClass, int SPAdj) { in scavengeRegister()
/external/swiftshader/third_party/LLVM/lib/Target/
DTargetInstrInfo.cpp36 short RegClass = MCID.OpInfo[OpNum].RegClass; in getRegClass() local
/external/swiftshader/third_party/subzero/src/
DIceTypes.h36 enum RegClass : uint8_t { enum
/external/capstone/
DMCInstrDesc.h63 int16_t RegClass; member
/external/llvm/lib/CodeGen/
DRenameIndependentSubregs.cpp134 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg); in INITIALIZE_PASS_DEPENDENCY() local
DMachineRegisterInfo.cpp95 MachineRegisterInfo::createVirtualRegister(const TargetRegisterClass *RegClass){ in createVirtualRegister()
DTargetInstrInfo.cpp51 short RegClass = MCID.OpInfo[OpNum].RegClass; in getRegClass() local
DLiveIntervalAnalysis.cpp1562 const TargetRegisterClass *RegClass = MRI->getRegClass(Reg); in splitSeparateComponents() local
/external/llvm/lib/Target/ARM/
DARMISelDAGToDAG.cpp1598 SDValue RegClass = in createGPRPairNode() local
1609 SDValue RegClass = in createSRegPairNode() local
1620 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, dl, in createDRegPairNode() local
1631 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, dl, in createQRegPairNode() local
1643 SDValue RegClass = in createQuadSRegsNode() local
1658 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, dl, in createQuadDRegsNode() local
1673 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, dl, in createQuadQRegsNode() local
DARMLoadStoreOptimizer.cpp551 unsigned ARMLoadStoreOpt::findFreeReg(const TargetRegisterClass &RegClass) { in findFreeReg()
/external/swiftshader/third_party/LLVM/lib/Target/ARM/
DARMISelDAGToDAG.cpp1454 SDValue RegClass = in PairSRegs() local
1466 SDValue RegClass = CurDAG->getTargetConstant(ARM::QPRRegClassID, MVT::i32); in PairDRegs() local
1477 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); in PairQRegs() local
1489 SDValue RegClass = in QuadSRegs() local
1505 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQPRRegClassID, MVT::i32); in QuadDRegs() local
1520 SDValue RegClass = CurDAG->getTargetConstant(ARM::QQQQPRRegClassID, MVT::i32); in QuadQRegs() local
/external/llvm/lib/Target/WebAssembly/
DWebAssemblyRegStackify.cpp547 const auto *RegClass = MRI.getRegClass(Reg); in MoveAndTeeForMultiUse() local
/external/llvm/lib/Target/AMDGPU/
DAMDGPUISelDAGToDAG.cpp200 int RegClass = Desc.OpInfo[OpIdx].RegClass; in getOperandRegClass() local
315 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32); in Select() local
DSIInstrInfo.cpp1672 int RegClass = Desc.OpInfo[i].RegClass; in verifyInstruction() local
/external/swiftshader/third_party/LLVM/utils/TableGen/
DCodeGenDAGPatterns.cpp1250 Record *RegClass = R->getValueAsDef("RegClass"); in getImplicitType() local
1538 Record *RegClass = ResultNode->getValueAsDef("RegClass"); in ApplyTypeConstraints() local
1601 Record *RegClass = OperandNode->getValueAsDef("RegClass"); in ApplyTypeConstraints() local
/external/llvm/lib/Target/X86/
DX86FrameLowering.cpp549 const TargetRegisterClass *RegClass = &X86::GR64RegClass; in emitStackProbeInline() local
2525 auto &RegClass = in adjustStackWithPops() local
/external/llvm/utils/TableGen/
DCodeGenRegisters.cpp1274 for (auto &RegClass : RegClasses) { in computeSubRegLaneMasks() local
1334 for (auto &RegClass : RegBank.getRegClasses()) { in computeUberSets() local
/external/llvm/lib/Target/Hexagon/
DHexagonISelDAGToDAG.cpp1101 SDValue RegClass = CurDAG->getTargetConstant(Hexagon::DoubleRegsRegClassID, in SelectBitOp() local
/external/llvm/lib/CodeGen/SelectionDAG/
DFastISel.cpp1792 const TargetRegisterClass *RegClass = in constrainOperandRegClass() local
DScheduleDAGRRList.cpp279 unsigned &RegClass, unsigned &Cost, in GetCostForDef()

12