• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (c) 2004 Topspin Communications.  All rights reserved.
3  * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
4  * Copyright (c) 2006, 2007 Cisco Systems, Inc.  All rights reserved.
5  *
6  * This software is available to you under a choice of one of two
7  * licenses.  You may choose to be licensed under the terms of the GNU
8  * General Public License (GPL) Version 2, available from the file
9  * COPYING in the main directory of this source tree, or the
10  * OpenIB.org BSD license below:
11  *
12  *     Redistribution and use in source and binary forms, with or
13  *     without modification, are permitted provided that the following
14  *     conditions are met:
15  *
16  *      - Redistributions of source code must retain the above
17  *        copyright notice, this list of conditions and the following
18  *        disclaimer.
19  *
20  *      - Redistributions in binary form must reproduce the above
21  *        copyright notice, this list of conditions and the following
22  *        disclaimer in the documentation and/or other materials
23  *        provided with the distribution.
24  *
25  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26  * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27  * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28  * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29  * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30  * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31  * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32  * SOFTWARE.
33  */
34 
35 #include <linux/init.h>
36 #include <linux/errno.h>
37 
38 #include <linux/mlx4/cmd.h>
39 
40 #include "mlx4.h"
41 #include "icm.h"
42 
43 /*
44  * Must be packed because mtt_seg is 64 bits but only aligned to 32 bits.
45  */
46 struct mlx4_mpt_entry {
47 	__be32 flags;
48 	__be32 qpn;
49 	__be32 key;
50 	__be32 pd_flags;
51 	__be64 start;
52 	__be64 length;
53 	__be32 lkey;
54 	__be32 win_cnt;
55 	u8	reserved1[3];
56 	u8	mtt_rep;
57 	__be64 mtt_seg;
58 	__be32 mtt_sz;
59 	__be32 entity_size;
60 	__be32 first_byte_offset;
61 } __attribute__((packed));
62 
63 #define MLX4_MPT_FLAG_SW_OWNS	    (0xfUL << 28)
64 #define MLX4_MPT_FLAG_FREE	    (0x3UL << 28)
65 #define MLX4_MPT_FLAG_MIO	    (1 << 17)
66 #define MLX4_MPT_FLAG_BIND_ENABLE   (1 << 15)
67 #define MLX4_MPT_FLAG_PHYSICAL	    (1 <<  9)
68 #define MLX4_MPT_FLAG_REGION	    (1 <<  8)
69 
70 #define MLX4_MPT_PD_FLAG_FAST_REG   (1 << 27)
71 #define MLX4_MPT_PD_FLAG_RAE	    (1 << 28)
72 #define MLX4_MPT_PD_FLAG_EN_INV	    (3 << 24)
73 
74 #define MLX4_MPT_STATUS_SW		0xF0
75 #define MLX4_MPT_STATUS_HW		0x00
76 
mlx4_buddy_alloc(struct mlx4_buddy * buddy,int order)77 static u32 mlx4_buddy_alloc(struct mlx4_buddy *buddy, int order)
78 {
79 	int o;
80 	int m;
81 	u32 seg;
82 
83 	spin_lock(&buddy->lock);
84 
85 	for (o = order; o <= buddy->max_order; ++o)
86 		if (buddy->num_free[o]) {
87 			m = 1 << (buddy->max_order - o);
88 			seg = find_first_bit(buddy->bits[o], m);
89 			if (seg < m)
90 				goto found;
91 		}
92 
93 	spin_unlock(&buddy->lock);
94 	return -1;
95 
96  found:
97 	clear_bit(seg, buddy->bits[o]);
98 	--buddy->num_free[o];
99 
100 	while (o > order) {
101 		--o;
102 		seg <<= 1;
103 		set_bit(seg ^ 1, buddy->bits[o]);
104 		++buddy->num_free[o];
105 	}
106 
107 	spin_unlock(&buddy->lock);
108 
109 	seg <<= order;
110 
111 	return seg;
112 }
113 
mlx4_buddy_free(struct mlx4_buddy * buddy,u32 seg,int order)114 static void mlx4_buddy_free(struct mlx4_buddy *buddy, u32 seg, int order)
115 {
116 	seg >>= order;
117 
118 	spin_lock(&buddy->lock);
119 
120 	while (test_bit(seg ^ 1, buddy->bits[order])) {
121 		clear_bit(seg ^ 1, buddy->bits[order]);
122 		--buddy->num_free[order];
123 		seg >>= 1;
124 		++order;
125 	}
126 
127 	set_bit(seg, buddy->bits[order]);
128 	++buddy->num_free[order];
129 
130 	spin_unlock(&buddy->lock);
131 }
132 
mlx4_buddy_init(struct mlx4_buddy * buddy,int max_order)133 static int mlx4_buddy_init(struct mlx4_buddy *buddy, int max_order)
134 {
135 	int i, s;
136 
137 	buddy->max_order = max_order;
138 	spin_lock_init(&buddy->lock);
139 
140 	buddy->bits = kzalloc((buddy->max_order + 1) * sizeof (long *),
141 			      GFP_KERNEL);
142 	buddy->num_free = kzalloc((buddy->max_order + 1) * sizeof (int *),
143 				  GFP_KERNEL);
144 	if (!buddy->bits || !buddy->num_free)
145 		goto err_out;
146 
147 	for (i = 0; i <= buddy->max_order; ++i) {
148 		s = BITS_TO_LONGS(1 << (buddy->max_order - i));
149 		buddy->bits[i] = kmalloc(s * sizeof (long), GFP_KERNEL);
150 		if (!buddy->bits[i])
151 			goto err_out_free;
152 		bitmap_zero(buddy->bits[i], 1 << (buddy->max_order - i));
153 	}
154 
155 	set_bit(0, buddy->bits[buddy->max_order]);
156 	buddy->num_free[buddy->max_order] = 1;
157 
158 	return 0;
159 
160 err_out_free:
161 	for (i = 0; i <= buddy->max_order; ++i)
162 		kfree(buddy->bits[i]);
163 
164 err_out:
165 	kfree(buddy->bits);
166 	kfree(buddy->num_free);
167 
168 	return -ENOMEM;
169 }
170 
mlx4_buddy_cleanup(struct mlx4_buddy * buddy)171 static void mlx4_buddy_cleanup(struct mlx4_buddy *buddy)
172 {
173 	int i;
174 
175 	for (i = 0; i <= buddy->max_order; ++i)
176 		kfree(buddy->bits[i]);
177 
178 	kfree(buddy->bits);
179 	kfree(buddy->num_free);
180 }
181 
mlx4_alloc_mtt_range(struct mlx4_dev * dev,int order)182 static u32 mlx4_alloc_mtt_range(struct mlx4_dev *dev, int order)
183 {
184 	struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
185 	u32 seg;
186 
187 	seg = mlx4_buddy_alloc(&mr_table->mtt_buddy, order);
188 	if (seg == -1)
189 		return -1;
190 
191 	if (mlx4_table_get_range(dev, &mr_table->mtt_table, seg,
192 				 seg + (1 << order) - 1)) {
193 		mlx4_buddy_free(&mr_table->mtt_buddy, seg, order);
194 		return -1;
195 	}
196 
197 	return seg;
198 }
199 
mlx4_mtt_init(struct mlx4_dev * dev,int npages,int page_shift,struct mlx4_mtt * mtt)200 int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
201 		  struct mlx4_mtt *mtt)
202 {
203 	int i;
204 
205 	if (!npages) {
206 		mtt->order      = -1;
207 		mtt->page_shift = MLX4_ICM_PAGE_SHIFT;
208 		return 0;
209 	} else
210 		mtt->page_shift = page_shift;
211 
212 	for (mtt->order = 0, i = MLX4_MTT_ENTRY_PER_SEG; i < npages; i <<= 1)
213 		++mtt->order;
214 
215 	mtt->first_seg = mlx4_alloc_mtt_range(dev, mtt->order);
216 	if (mtt->first_seg == -1)
217 		return -ENOMEM;
218 
219 	return 0;
220 }
221 EXPORT_SYMBOL_GPL(mlx4_mtt_init);
222 
mlx4_mtt_cleanup(struct mlx4_dev * dev,struct mlx4_mtt * mtt)223 void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
224 {
225 	struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
226 
227 	if (mtt->order < 0)
228 		return;
229 
230 	mlx4_buddy_free(&mr_table->mtt_buddy, mtt->first_seg, mtt->order);
231 	mlx4_table_put_range(dev, &mr_table->mtt_table, mtt->first_seg,
232 			     mtt->first_seg + (1 << mtt->order) - 1);
233 }
234 EXPORT_SYMBOL_GPL(mlx4_mtt_cleanup);
235 
mlx4_mtt_addr(struct mlx4_dev * dev,struct mlx4_mtt * mtt)236 u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt)
237 {
238 	return (u64) mtt->first_seg * dev->caps.mtt_entry_sz;
239 }
240 EXPORT_SYMBOL_GPL(mlx4_mtt_addr);
241 
hw_index_to_key(u32 ind)242 static u32 hw_index_to_key(u32 ind)
243 {
244 	return (ind >> 24) | (ind << 8);
245 }
246 
key_to_hw_index(u32 key)247 static u32 key_to_hw_index(u32 key)
248 {
249 	return (key << 24) | (key >> 8);
250 }
251 
mlx4_SW2HW_MPT(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * mailbox,int mpt_index)252 static int mlx4_SW2HW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
253 			  int mpt_index)
254 {
255 	return mlx4_cmd(dev, mailbox->dma, mpt_index, 0, MLX4_CMD_SW2HW_MPT,
256 			MLX4_CMD_TIME_CLASS_B);
257 }
258 
mlx4_HW2SW_MPT(struct mlx4_dev * dev,struct mlx4_cmd_mailbox * mailbox,int mpt_index)259 static int mlx4_HW2SW_MPT(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
260 			  int mpt_index)
261 {
262 	return mlx4_cmd_box(dev, 0, mailbox ? mailbox->dma : 0, mpt_index,
263 			    !mailbox, MLX4_CMD_HW2SW_MPT, MLX4_CMD_TIME_CLASS_B);
264 }
265 
mlx4_mr_alloc(struct mlx4_dev * dev,u32 pd,u64 iova,u64 size,u32 access,int npages,int page_shift,struct mlx4_mr * mr)266 int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
267 		  int npages, int page_shift, struct mlx4_mr *mr)
268 {
269 	struct mlx4_priv *priv = mlx4_priv(dev);
270 	u32 index;
271 	int err;
272 
273 	index = mlx4_bitmap_alloc(&priv->mr_table.mpt_bitmap);
274 	if (index == -1)
275 		return -ENOMEM;
276 
277 	mr->iova       = iova;
278 	mr->size       = size;
279 	mr->pd	       = pd;
280 	mr->access     = access;
281 	mr->enabled    = 0;
282 	mr->key	       = hw_index_to_key(index);
283 
284 	err = mlx4_mtt_init(dev, npages, page_shift, &mr->mtt);
285 	if (err)
286 		mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, index);
287 
288 	return err;
289 }
290 EXPORT_SYMBOL_GPL(mlx4_mr_alloc);
291 
mlx4_mr_free(struct mlx4_dev * dev,struct mlx4_mr * mr)292 void mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr)
293 {
294 	struct mlx4_priv *priv = mlx4_priv(dev);
295 	int err;
296 
297 	if (mr->enabled) {
298 		err = mlx4_HW2SW_MPT(dev, NULL,
299 				     key_to_hw_index(mr->key) &
300 				     (dev->caps.num_mpts - 1));
301 		if (err)
302 			mlx4_warn(dev, "HW2SW_MPT failed (%d)\n", err);
303 	}
304 
305 	mlx4_mtt_cleanup(dev, &mr->mtt);
306 	mlx4_bitmap_free(&priv->mr_table.mpt_bitmap, key_to_hw_index(mr->key));
307 }
308 EXPORT_SYMBOL_GPL(mlx4_mr_free);
309 
mlx4_mr_enable(struct mlx4_dev * dev,struct mlx4_mr * mr)310 int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr)
311 {
312 	struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
313 	struct mlx4_cmd_mailbox *mailbox;
314 	struct mlx4_mpt_entry *mpt_entry;
315 	int err;
316 
317 	err = mlx4_table_get(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
318 	if (err)
319 		return err;
320 
321 	mailbox = mlx4_alloc_cmd_mailbox(dev);
322 	if (IS_ERR(mailbox)) {
323 		err = PTR_ERR(mailbox);
324 		goto err_table;
325 	}
326 	mpt_entry = mailbox->buf;
327 
328 	memset(mpt_entry, 0, sizeof *mpt_entry);
329 
330 	mpt_entry->flags = cpu_to_be32(MLX4_MPT_FLAG_MIO	 |
331 				       MLX4_MPT_FLAG_REGION	 |
332 				       mr->access);
333 
334 	mpt_entry->key	       = cpu_to_be32(key_to_hw_index(mr->key));
335 	mpt_entry->pd_flags    = cpu_to_be32(mr->pd | MLX4_MPT_PD_FLAG_EN_INV);
336 	mpt_entry->start       = cpu_to_be64(mr->iova);
337 	mpt_entry->length      = cpu_to_be64(mr->size);
338 	mpt_entry->entity_size = cpu_to_be32(mr->mtt.page_shift);
339 
340 	if (mr->mtt.order < 0) {
341 		mpt_entry->flags |= cpu_to_be32(MLX4_MPT_FLAG_PHYSICAL);
342 		mpt_entry->mtt_seg = 0;
343 	} else {
344 		mpt_entry->mtt_seg = cpu_to_be64(mlx4_mtt_addr(dev, &mr->mtt));
345 	}
346 
347 	if (mr->mtt.order >= 0 && mr->mtt.page_shift == 0) {
348 		/* fast register MR in free state */
349 		mpt_entry->flags    |= cpu_to_be32(MLX4_MPT_FLAG_FREE);
350 		mpt_entry->pd_flags |= cpu_to_be32(MLX4_MPT_PD_FLAG_FAST_REG |
351 						   MLX4_MPT_PD_FLAG_RAE);
352 		mpt_entry->mtt_sz    = cpu_to_be32((1 << mr->mtt.order) *
353 						   MLX4_MTT_ENTRY_PER_SEG);
354 	} else {
355 		mpt_entry->flags    |= cpu_to_be32(MLX4_MPT_FLAG_SW_OWNS);
356 	}
357 
358 	err = mlx4_SW2HW_MPT(dev, mailbox,
359 			     key_to_hw_index(mr->key) & (dev->caps.num_mpts - 1));
360 	if (err) {
361 		mlx4_warn(dev, "SW2HW_MPT failed (%d)\n", err);
362 		goto err_cmd;
363 	}
364 
365 	mr->enabled = 1;
366 
367 	mlx4_free_cmd_mailbox(dev, mailbox);
368 
369 	return 0;
370 
371 err_cmd:
372 	mlx4_free_cmd_mailbox(dev, mailbox);
373 
374 err_table:
375 	mlx4_table_put(dev, &mr_table->dmpt_table, key_to_hw_index(mr->key));
376 	return err;
377 }
378 EXPORT_SYMBOL_GPL(mlx4_mr_enable);
379 
mlx4_write_mtt_chunk(struct mlx4_dev * dev,struct mlx4_mtt * mtt,int start_index,int npages,u64 * page_list)380 static int mlx4_write_mtt_chunk(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
381 				int start_index, int npages, u64 *page_list)
382 {
383 	struct mlx4_priv *priv = mlx4_priv(dev);
384 	__be64 *mtts;
385 	dma_addr_t dma_handle;
386 	int i;
387 	int s = start_index * sizeof (u64);
388 
389 	/* All MTTs must fit in the same page */
390 	if (start_index / (PAGE_SIZE / sizeof (u64)) !=
391 	    (start_index + npages - 1) / (PAGE_SIZE / sizeof (u64)))
392 		return -EINVAL;
393 
394 	if (start_index & (MLX4_MTT_ENTRY_PER_SEG - 1))
395 		return -EINVAL;
396 
397 	mtts = mlx4_table_find(&priv->mr_table.mtt_table, mtt->first_seg +
398 				s / dev->caps.mtt_entry_sz, &dma_handle);
399 	if (!mtts)
400 		return -ENOMEM;
401 
402 	for (i = 0; i < npages; ++i)
403 		mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
404 
405 	dma_sync_single(&dev->pdev->dev, dma_handle, npages * sizeof (u64), DMA_TO_DEVICE);
406 
407 	return 0;
408 }
409 
mlx4_write_mtt(struct mlx4_dev * dev,struct mlx4_mtt * mtt,int start_index,int npages,u64 * page_list)410 int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
411 		   int start_index, int npages, u64 *page_list)
412 {
413 	int chunk;
414 	int err;
415 
416 	if (mtt->order < 0)
417 		return -EINVAL;
418 
419 	while (npages > 0) {
420 		chunk = min_t(int, PAGE_SIZE / sizeof(u64), npages);
421 		err = mlx4_write_mtt_chunk(dev, mtt, start_index, chunk, page_list);
422 		if (err)
423 			return err;
424 
425 		npages      -= chunk;
426 		start_index += chunk;
427 		page_list   += chunk;
428 	}
429 
430 	return 0;
431 }
432 EXPORT_SYMBOL_GPL(mlx4_write_mtt);
433 
mlx4_buf_write_mtt(struct mlx4_dev * dev,struct mlx4_mtt * mtt,struct mlx4_buf * buf)434 int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
435 		       struct mlx4_buf *buf)
436 {
437 	u64 *page_list;
438 	int err;
439 	int i;
440 
441 	page_list = kmalloc(buf->npages * sizeof *page_list, GFP_KERNEL);
442 	if (!page_list)
443 		return -ENOMEM;
444 
445 	for (i = 0; i < buf->npages; ++i)
446 		if (buf->nbufs == 1)
447 			page_list[i] = buf->direct.map + (i << buf->page_shift);
448 		else
449 			page_list[i] = buf->page_list[i].map;
450 
451 	err = mlx4_write_mtt(dev, mtt, 0, buf->npages, page_list);
452 
453 	kfree(page_list);
454 	return err;
455 }
456 EXPORT_SYMBOL_GPL(mlx4_buf_write_mtt);
457 
mlx4_init_mr_table(struct mlx4_dev * dev)458 int mlx4_init_mr_table(struct mlx4_dev *dev)
459 {
460 	struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
461 	int err;
462 
463 	err = mlx4_bitmap_init(&mr_table->mpt_bitmap, dev->caps.num_mpts,
464 			       ~0, dev->caps.reserved_mrws, 0);
465 	if (err)
466 		return err;
467 
468 	err = mlx4_buddy_init(&mr_table->mtt_buddy,
469 			      ilog2(dev->caps.num_mtt_segs));
470 	if (err)
471 		goto err_buddy;
472 
473 	if (dev->caps.reserved_mtts) {
474 		if (mlx4_alloc_mtt_range(dev, fls(dev->caps.reserved_mtts - 1)) == -1) {
475 			mlx4_warn(dev, "MTT table of order %d is too small.\n",
476 				  mr_table->mtt_buddy.max_order);
477 			err = -ENOMEM;
478 			goto err_reserve_mtts;
479 		}
480 	}
481 
482 	return 0;
483 
484 err_reserve_mtts:
485 	mlx4_buddy_cleanup(&mr_table->mtt_buddy);
486 
487 err_buddy:
488 	mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
489 
490 	return err;
491 }
492 
mlx4_cleanup_mr_table(struct mlx4_dev * dev)493 void mlx4_cleanup_mr_table(struct mlx4_dev *dev)
494 {
495 	struct mlx4_mr_table *mr_table = &mlx4_priv(dev)->mr_table;
496 
497 	mlx4_buddy_cleanup(&mr_table->mtt_buddy);
498 	mlx4_bitmap_cleanup(&mr_table->mpt_bitmap);
499 }
500 
mlx4_check_fmr(struct mlx4_fmr * fmr,u64 * page_list,int npages,u64 iova)501 static inline int mlx4_check_fmr(struct mlx4_fmr *fmr, u64 *page_list,
502 				  int npages, u64 iova)
503 {
504 	int i, page_mask;
505 
506 	if (npages > fmr->max_pages)
507 		return -EINVAL;
508 
509 	page_mask = (1 << fmr->page_shift) - 1;
510 
511 	/* We are getting page lists, so va must be page aligned. */
512 	if (iova & page_mask)
513 		return -EINVAL;
514 
515 	/* Trust the user not to pass misaligned data in page_list */
516 	if (0)
517 		for (i = 0; i < npages; ++i) {
518 			if (page_list[i] & ~page_mask)
519 				return -EINVAL;
520 		}
521 
522 	if (fmr->maps >= fmr->max_maps)
523 		return -EINVAL;
524 
525 	return 0;
526 }
527 
mlx4_map_phys_fmr(struct mlx4_dev * dev,struct mlx4_fmr * fmr,u64 * page_list,int npages,u64 iova,u32 * lkey,u32 * rkey)528 int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
529 		      int npages, u64 iova, u32 *lkey, u32 *rkey)
530 {
531 	u32 key;
532 	int i, err;
533 
534 	err = mlx4_check_fmr(fmr, page_list, npages, iova);
535 	if (err)
536 		return err;
537 
538 	++fmr->maps;
539 
540 	key = key_to_hw_index(fmr->mr.key);
541 	key += dev->caps.num_mpts;
542 	*lkey = *rkey = fmr->mr.key = hw_index_to_key(key);
543 
544 	*(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
545 
546 	/* Make sure MPT status is visible before writing MTT entries */
547 	wmb();
548 
549 	for (i = 0; i < npages; ++i)
550 		fmr->mtts[i] = cpu_to_be64(page_list[i] | MLX4_MTT_FLAG_PRESENT);
551 
552 	dma_sync_single(&dev->pdev->dev, fmr->dma_handle,
553 			npages * sizeof(u64), DMA_TO_DEVICE);
554 
555 	fmr->mpt->key    = cpu_to_be32(key);
556 	fmr->mpt->lkey   = cpu_to_be32(key);
557 	fmr->mpt->length = cpu_to_be64(npages * (1ull << fmr->page_shift));
558 	fmr->mpt->start  = cpu_to_be64(iova);
559 
560 	/* Make MTT entries are visible before setting MPT status */
561 	wmb();
562 
563 	*(u8 *) fmr->mpt = MLX4_MPT_STATUS_HW;
564 
565 	/* Make sure MPT status is visible before consumer can use FMR */
566 	wmb();
567 
568 	return 0;
569 }
570 EXPORT_SYMBOL_GPL(mlx4_map_phys_fmr);
571 
mlx4_fmr_alloc(struct mlx4_dev * dev,u32 pd,u32 access,int max_pages,int max_maps,u8 page_shift,struct mlx4_fmr * fmr)572 int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
573 		   int max_maps, u8 page_shift, struct mlx4_fmr *fmr)
574 {
575 	struct mlx4_priv *priv = mlx4_priv(dev);
576 	u64 mtt_seg;
577 	int err = -ENOMEM;
578 
579 	if (page_shift < (ffs(dev->caps.page_size_cap) - 1) || page_shift >= 32)
580 		return -EINVAL;
581 
582 	/* All MTTs must fit in the same page */
583 	if (max_pages * sizeof *fmr->mtts > PAGE_SIZE)
584 		return -EINVAL;
585 
586 	fmr->page_shift = page_shift;
587 	fmr->max_pages  = max_pages;
588 	fmr->max_maps   = max_maps;
589 	fmr->maps = 0;
590 
591 	err = mlx4_mr_alloc(dev, pd, 0, 0, access, max_pages,
592 			    page_shift, &fmr->mr);
593 	if (err)
594 		return err;
595 
596 	mtt_seg = fmr->mr.mtt.first_seg * dev->caps.mtt_entry_sz;
597 
598 	fmr->mtts = mlx4_table_find(&priv->mr_table.mtt_table,
599 				    fmr->mr.mtt.first_seg,
600 				    &fmr->dma_handle);
601 	if (!fmr->mtts) {
602 		err = -ENOMEM;
603 		goto err_free;
604 	}
605 
606 	return 0;
607 
608 err_free:
609 	mlx4_mr_free(dev, &fmr->mr);
610 	return err;
611 }
612 EXPORT_SYMBOL_GPL(mlx4_fmr_alloc);
613 
mlx4_fmr_enable(struct mlx4_dev * dev,struct mlx4_fmr * fmr)614 int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
615 {
616 	struct mlx4_priv *priv = mlx4_priv(dev);
617 	int err;
618 
619 	err = mlx4_mr_enable(dev, &fmr->mr);
620 	if (err)
621 		return err;
622 
623 	fmr->mpt = mlx4_table_find(&priv->mr_table.dmpt_table,
624 				    key_to_hw_index(fmr->mr.key), NULL);
625 	if (!fmr->mpt)
626 		return -ENOMEM;
627 
628 	return 0;
629 }
630 EXPORT_SYMBOL_GPL(mlx4_fmr_enable);
631 
mlx4_fmr_unmap(struct mlx4_dev * dev,struct mlx4_fmr * fmr,u32 * lkey,u32 * rkey)632 void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
633 		    u32 *lkey, u32 *rkey)
634 {
635 	if (!fmr->maps)
636 		return;
637 
638 	fmr->maps = 0;
639 
640 	*(u8 *) fmr->mpt = MLX4_MPT_STATUS_SW;
641 }
642 EXPORT_SYMBOL_GPL(mlx4_fmr_unmap);
643 
mlx4_fmr_free(struct mlx4_dev * dev,struct mlx4_fmr * fmr)644 int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr)
645 {
646 	if (fmr->maps)
647 		return -EBUSY;
648 
649 	fmr->mr.enabled = 0;
650 	mlx4_mr_free(dev, &fmr->mr);
651 
652 	return 0;
653 }
654 EXPORT_SYMBOL_GPL(mlx4_fmr_free);
655 
mlx4_SYNC_TPT(struct mlx4_dev * dev)656 int mlx4_SYNC_TPT(struct mlx4_dev *dev)
657 {
658 	return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_SYNC_TPT, 1000);
659 }
660 EXPORT_SYMBOL_GPL(mlx4_SYNC_TPT);
661