• Home
  • Raw
  • Download

Lines Matching refs:io_base

260 	unsigned int io_base;		/* base I/O address of adapter */  member
1460 outw( (inw(info->io_base + CCAR) & 0x0780) | (RDR+LSBONLY), in mgsl_isr_receive_data()
1461 info->io_base + CCAR ); in mgsl_isr_receive_data()
1462 DataByte = inb( info->io_base + CCAR ); in mgsl_isr_receive_data()
3468 info->device_name, info->io_base, info->irq_level, in line_info()
3472 info->device_name, info->io_base, in line_info()
3544 u16 Ccar = inw( info->io_base + CCAR ); in line_info()
4072 if (request_region(info->io_base,info->io_addr_size,"synclink") == NULL) { in mgsl_claim_resources()
4074 __FILE__,__LINE__,info->device_name, info->io_base); in mgsl_claim_resources()
4173 release_region(info->io_base,info->io_addr_size); in mgsl_release_resources()
4250 info->hw_version + 1, info->device_name, info->io_base, info->irq_level, in mgsl_add_device()
4255 info->device_name, info->io_base, info->irq_level, info->dma_level, in mgsl_add_device()
4396 info->io_base = (unsigned int)io[i]; in mgsl_enum_isa_devices()
4500 outw( Cmd + info->loopback_bits, info->io_base + CCAR ); in usc_RTCmd()
4504 inw( info->io_base + CCAR ); in usc_RTCmd()
4525 outw( Cmd + info->mbre_bit, info->io_base ); in usc_DmaCmd()
4529 inw( info->io_base ); in usc_DmaCmd()
4554 outw( RegAddr + info->mbre_bit, info->io_base ); in usc_OutDmaReg()
4555 outw( RegValue, info->io_base ); in usc_OutDmaReg()
4559 inw( info->io_base ); in usc_OutDmaReg()
4583 outw( RegAddr + info->mbre_bit, info->io_base ); in usc_InDmaReg()
4584 return inw( info->io_base ); in usc_InDmaReg()
4607 outw( RegAddr + info->loopback_bits, info->io_base + CCAR ); in usc_OutReg()
4608 outw( RegValue, info->io_base + CCAR ); in usc_OutReg()
4612 inw( info->io_base + CCAR ); in usc_OutReg()
4632 outw( RegAddr + info->loopback_bits, info->io_base + CCAR ); in usc_InReg()
4633 return inw( info->io_base + CCAR ); in usc_InReg()
5067 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */ in usc_set_sdlc_mode()
5070 outw( BIT8, info->io_base ); /* set Master Bus Enable (DCAR) */ in usc_set_sdlc_mode()
5260 outw( 0x0300, info->io_base + CCAR ); in usc_enable_loopback()
5267 outw( 0,info->io_base + CCAR ); in usc_enable_loopback()
5737 outw( *((u16 *)TwoBytes), info->io_base + DATAREG); in usc_load_txfifo()
5744 outw( (inw( info->io_base + CCAR) & 0x0780) | (TDR+LSBONLY), in usc_load_txfifo()
5745 info->io_base + CCAR ); in usc_load_txfifo()
5749 outw( info->x_char,info->io_base + CCAR ); in usc_load_txfifo()
5752 outw( info->xmit_buf[info->xmit_tail++],info->io_base + CCAR ); in usc_load_txfifo()
5807 outb( 0,info->io_base + 8 ); in usc_reset()
5831 outw( 0x000c,info->io_base + SDPIN ); in usc_reset()
5834 outw( 0,info->io_base ); in usc_reset()
5835 outw( 0,info->io_base + CCAR ); in usc_reset()
5890 outw( 0, info->io_base ); /* clear Master Bus Enable (DCAR) */ in usc_set_async_mode()
6062 outw(0x0300, info->io_base + CCAR); in usc_set_async_mode()
6124 outw(0,info->io_base + DATAREG); in usc_loopback_frame()
7374 __FILE__,__LINE__,info->device_name, (unsigned short)(info->io_base) ); in mgsl_adapter_test()
8030 dev->base_addr = info->io_base; in hdlcdev_init()
8088 info->io_base = pci_resource_start(dev, 2); in synclink_init_one()