1config ARM 2 bool 3 default y 4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE 5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE 6 select ARCH_HAVE_CUSTOM_GPIO_H 7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST 8 select ARCH_WANT_IPC_PARSE_VERSION 9 select BUILDTIME_EXTABLE_SORT if MMU 10 select CPU_PM if (SUSPEND || CPU_IDLE) 11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU 12 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI) 13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP 14 select GENERIC_IRQ_PROBE 15 select GENERIC_IRQ_SHOW 16 select GENERIC_PCI_IOMAP 17 select GENERIC_SMP_IDLE_THREAD 18 select GENERIC_IDLE_POLL_SETUP 19 select GENERIC_STRNCPY_FROM_USER 20 select GENERIC_STRNLEN_USER 21 select HARDIRQS_SW_RESEND 22 select HAVE_AOUT 23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL 24 select HAVE_ARCH_KGDB 25 select HAVE_ARCH_MMAP_RND_BITS if MMU 26 select HAVE_ARCH_SECCOMP_FILTER 27 select HAVE_ARCH_TRACEHOOK 28 select HAVE_BPF_JIT 29 select HAVE_C_RECORDMCOUNT 30 select HAVE_DEBUG_KMEMLEAK 31 select HAVE_DMA_API_DEBUG 32 select HAVE_DMA_ATTRS 33 select HAVE_DMA_CONTIGUOUS if MMU 34 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL) 35 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL) 36 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL) 37 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL) 38 select HAVE_GENERIC_DMA_COHERENT 39 select HAVE_GENERIC_HARDIRQS 40 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7)) 41 select HAVE_IDE if PCI || ISA || PCMCIA 42 select HAVE_IRQ_TIME_ACCOUNTING 43 select HAVE_KERNEL_GZIP 44 select HAVE_KERNEL_LZMA 45 select HAVE_KERNEL_LZO 46 select HAVE_KERNEL_XZ 47 select HAVE_KPROBES if !XIP_KERNEL 48 select HAVE_KRETPROBES if (HAVE_KPROBES) 49 select HAVE_MEMBLOCK 50 select HAVE_OPROFILE if (HAVE_PERF_EVENTS) 51 select HAVE_PERF_EVENTS 52 select HAVE_REGS_AND_STACK_ACCESS_API 53 select HAVE_SYSCALL_TRACEPOINTS 54 select HAVE_UID16 55 select KTIME_SCALAR 56 select PERF_USE_VMALLOC 57 select RTC_LIB 58 select SYS_SUPPORTS_APM_EMULATION 59 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND 60 select MODULES_USE_ELF_REL 61 select CLONE_BACKWARDS 62 select OLD_SIGSUSPEND3 63 select OLD_SIGACTION 64 select HAVE_CONTEXT_TRACKING 65 help 66 The ARM series is a line of low-power-consumption RISC chip designs 67 licensed by ARM Ltd and targeted at embedded applications and 68 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer 69 manufactured, but legacy ARM-based PC hardware remains popular in 70 Europe. There is an ARM Linux project with a web page at 71 <http://www.arm.linux.org.uk/>. 72 73config ARM_HAS_SG_CHAIN 74 bool 75 76config NEED_SG_DMA_LENGTH 77 bool 78 79config ARM_DMA_USE_IOMMU 80 bool 81 select ARM_HAS_SG_CHAIN 82 select NEED_SG_DMA_LENGTH 83 84if ARM_DMA_USE_IOMMU 85 86config ARM_DMA_IOMMU_ALIGNMENT 87 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers" 88 range 4 9 89 default 8 90 help 91 DMA mapping framework by default aligns all buffers to the smallest 92 PAGE_SIZE order which is greater than or equal to the requested buffer 93 size. This works well for buffers up to a few hundreds kilobytes, but 94 for larger buffers it just a waste of address space. Drivers which has 95 relatively small addressing window (like 64Mib) might run out of 96 virtual space with just a few allocations. 97 98 With this parameter you can specify the maximum PAGE_SIZE order for 99 DMA IOMMU buffers. Larger buffers will be aligned only to this 100 specified order. The order is expressed as a power of two multiplied 101 by the PAGE_SIZE. 102 103endif 104 105config HAVE_PWM 106 bool 107 108config MIGHT_HAVE_PCI 109 bool 110 111config SYS_SUPPORTS_APM_EMULATION 112 bool 113 114config HAVE_TCM 115 bool 116 select GENERIC_ALLOCATOR 117 118config HAVE_PROC_CPU 119 bool 120 121config NO_IOPORT 122 bool 123 124config EISA 125 bool 126 ---help--- 127 The Extended Industry Standard Architecture (EISA) bus was 128 developed as an open alternative to the IBM MicroChannel bus. 129 130 The EISA bus provided some of the features of the IBM MicroChannel 131 bus while maintaining backward compatibility with cards made for 132 the older ISA bus. The EISA bus saw limited use between 1988 and 133 1995 when it was made obsolete by the PCI bus. 134 135 Say Y here if you are building a kernel for an EISA-based machine. 136 137 Otherwise, say N. 138 139config SBUS 140 bool 141 142config STACKTRACE_SUPPORT 143 bool 144 default y 145 146config HAVE_LATENCYTOP_SUPPORT 147 bool 148 depends on !SMP 149 default y 150 151config LOCKDEP_SUPPORT 152 bool 153 default y 154 155config TRACE_IRQFLAGS_SUPPORT 156 bool 157 default y 158 159config RWSEM_GENERIC_SPINLOCK 160 bool 161 default y 162 163config RWSEM_XCHGADD_ALGORITHM 164 bool 165 166config ARCH_HAS_ILOG2_U32 167 bool 168 169config ARCH_HAS_ILOG2_U64 170 bool 171 172config ARCH_HAS_CPUFREQ 173 bool 174 help 175 Internal node to signify that the ARCH has CPUFREQ support 176 and that the relevant menu configurations are displayed for 177 it. 178 179config GENERIC_HWEIGHT 180 bool 181 default y 182 183config GENERIC_CALIBRATE_DELAY 184 bool 185 default y 186 187config ARCH_MAY_HAVE_PC_FDC 188 bool 189 190config ZONE_DMA 191 bool 192 193config NEED_DMA_MAP_STATE 194 def_bool y 195 196config ARCH_HAS_DMA_SET_COHERENT_MASK 197 bool 198 199config GENERIC_ISA_DMA 200 bool 201 202config FIQ 203 bool 204 205config NEED_RET_TO_USER 206 bool 207 208config ARCH_MTD_XIP 209 bool 210 211config VECTORS_BASE 212 hex 213 default 0xffff0000 if MMU || CPU_HIGH_VECTOR 214 default DRAM_BASE if REMAP_VECTORS_TO_RAM 215 default 0x00000000 216 help 217 The base address of exception vectors. This must be two pages 218 in size. 219 220config ARM_PATCH_PHYS_VIRT 221 bool "Patch physical to virtual translations at runtime" if EMBEDDED 222 default y 223 depends on !XIP_KERNEL && MMU 224 depends on !ARCH_REALVIEW || !SPARSEMEM 225 help 226 Patch phys-to-virt and virt-to-phys translation functions at 227 boot and module load time according to the position of the 228 kernel in system memory. 229 230 This can only be used with non-XIP MMU kernels where the base 231 of physical memory is at a 16MB boundary. 232 233 Only disable this option if you know that you do not require 234 this feature (eg, building a kernel for a single machine) and 235 you need to shrink the kernel to the minimal size. 236 237config NEED_MACH_GPIO_H 238 bool 239 help 240 Select this when mach/gpio.h is required to provide special 241 definitions for this platform. The need for mach/gpio.h should 242 be avoided when possible. 243 244config NEED_MACH_IO_H 245 bool 246 help 247 Select this when mach/io.h is required to provide special 248 definitions for this platform. The need for mach/io.h should 249 be avoided when possible. 250 251config NEED_MACH_MEMORY_H 252 bool 253 help 254 Select this when mach/memory.h is required to provide special 255 definitions for this platform. The need for mach/memory.h should 256 be avoided when possible. 257 258config PHYS_OFFSET 259 hex "Physical address of main memory" if MMU 260 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H 261 default DRAM_BASE if !MMU 262 help 263 Please provide the physical address corresponding to the 264 location of main memory in your system. 265 266config GENERIC_BUG 267 def_bool y 268 depends on BUG 269 270source "init/Kconfig" 271 272source "kernel/Kconfig.freezer" 273 274menu "System Type" 275 276config MMU 277 bool "MMU-based Paged Memory Management Support" 278 default y 279 help 280 Select if you want MMU-based virtualised addressing space 281 support by paged memory management. If unsure, say 'Y'. 282 283config ARCH_MMAP_RND_BITS_MIN 284 default 8 285 286config ARCH_MMAP_RND_BITS_MAX 287 default 14 if PAGE_OFFSET=0x40000000 288 default 15 if PAGE_OFFSET=0x80000000 289 default 16 290 291# 292# The "ARM system type" choice list is ordered alphabetically by option 293# text. Please add new entries in the option alphabetic order. 294# 295choice 296 prompt "ARM system type" 297 default ARCH_VERSATILE if !MMU 298 default ARCH_MULTIPLATFORM if MMU 299 300config ARCH_MULTIPLATFORM 301 bool "Allow multiple platforms to be selected" 302 depends on MMU 303 select ARM_PATCH_PHYS_VIRT 304 select AUTO_ZRELADDR 305 select COMMON_CLK 306 select MULTI_IRQ_HANDLER 307 select SPARSE_IRQ 308 select USE_OF 309 310config ARCH_INTEGRATOR 311 bool "ARM Ltd. Integrator family" 312 select ARCH_HAS_CPUFREQ 313 select ARM_AMBA 314 select COMMON_CLK 315 select COMMON_CLK_VERSATILE 316 select GENERIC_CLOCKEVENTS 317 select HAVE_TCM 318 select ICST 319 select MULTI_IRQ_HANDLER 320 select NEED_MACH_MEMORY_H 321 select PLAT_VERSATILE 322 select SPARSE_IRQ 323 select VERSATILE_FPGA_IRQ 324 help 325 Support for ARM's Integrator platform. 326 327config ARCH_REALVIEW 328 bool "ARM Ltd. RealView family" 329 select ARCH_WANT_OPTIONAL_GPIOLIB 330 select ARM_AMBA 331 select ARM_TIMER_SP804 332 select COMMON_CLK 333 select COMMON_CLK_VERSATILE 334 select GENERIC_CLOCKEVENTS 335 select GPIO_PL061 if GPIOLIB 336 select ICST 337 select NEED_MACH_MEMORY_H 338 select PLAT_VERSATILE 339 select PLAT_VERSATILE_CLCD 340 help 341 This enables support for ARM Ltd RealView boards. 342 343config ARCH_VERSATILE 344 bool "ARM Ltd. Versatile family" 345 select ARCH_WANT_OPTIONAL_GPIOLIB 346 select ARM_AMBA 347 select ARM_TIMER_SP804 348 select ARM_VIC 349 select CLKDEV_LOOKUP 350 select GENERIC_CLOCKEVENTS 351 select HAVE_MACH_CLKDEV 352 select ICST 353 select PLAT_VERSATILE 354 select PLAT_VERSATILE_CLCD 355 select PLAT_VERSATILE_CLOCK 356 select VERSATILE_FPGA_IRQ 357 help 358 This enables support for ARM Ltd Versatile board. 359 360config ARCH_AT91 361 bool "Atmel AT91" 362 select ARCH_REQUIRE_GPIOLIB 363 select CLKDEV_LOOKUP 364 select HAVE_CLK 365 select IRQ_DOMAIN 366 select NEED_MACH_GPIO_H 367 select NEED_MACH_IO_H if PCCARD 368 select PINCTRL 369 select PINCTRL_AT91 if USE_OF 370 help 371 This enables support for systems based on Atmel 372 AT91RM9200 and AT91SAM9* processors. 373 374config ARCH_CLPS711X 375 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based" 376 select ARCH_REQUIRE_GPIOLIB 377 select AUTO_ZRELADDR 378 select CLKDEV_LOOKUP 379 select COMMON_CLK 380 select CPU_ARM720T 381 select GENERIC_CLOCKEVENTS 382 select MULTI_IRQ_HANDLER 383 select NEED_MACH_MEMORY_H 384 select SPARSE_IRQ 385 help 386 Support for Cirrus Logic 711x/721x/731x based boards. 387 388config ARCH_GEMINI 389 bool "Cortina Systems Gemini" 390 select ARCH_REQUIRE_GPIOLIB 391 select ARCH_USES_GETTIMEOFFSET 392 select NEED_MACH_GPIO_H 393 select CPU_FA526 394 help 395 Support for the Cortina Systems Gemini family SoCs 396 397config ARCH_EBSA110 398 bool "EBSA-110" 399 select ARCH_USES_GETTIMEOFFSET 400 select CPU_SA110 401 select ISA 402 select NEED_MACH_IO_H 403 select NEED_MACH_MEMORY_H 404 select NO_IOPORT 405 help 406 This is an evaluation board for the StrongARM processor available 407 from Digital. It has limited hardware on-board, including an 408 Ethernet interface, two PCMCIA sockets, two serial ports and a 409 parallel port. 410 411config ARCH_EP93XX 412 bool "EP93xx-based" 413 select ARCH_HAS_HOLES_MEMORYMODEL 414 select ARCH_REQUIRE_GPIOLIB 415 select ARCH_USES_GETTIMEOFFSET 416 select ARM_AMBA 417 select ARM_VIC 418 select CLKDEV_LOOKUP 419 select CPU_ARM920T 420 select NEED_MACH_MEMORY_H 421 help 422 This enables support for the Cirrus EP93xx series of CPUs. 423 424config ARCH_FOOTBRIDGE 425 bool "FootBridge" 426 select CPU_SA110 427 select FOOTBRIDGE 428 select GENERIC_CLOCKEVENTS 429 select HAVE_IDE 430 select NEED_MACH_IO_H if !MMU 431 select NEED_MACH_MEMORY_H 432 help 433 Support for systems based on the DC21285 companion chip 434 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder. 435 436config ARCH_NETX 437 bool "Hilscher NetX based" 438 select ARM_VIC 439 select CLKSRC_MMIO 440 select CPU_ARM926T 441 select GENERIC_CLOCKEVENTS 442 help 443 This enables support for systems based on the Hilscher NetX Soc 444 445config ARCH_IOP13XX 446 bool "IOP13xx-based" 447 depends on MMU 448 select ARCH_SUPPORTS_MSI 449 select CPU_XSC3 450 select NEED_MACH_MEMORY_H 451 select NEED_RET_TO_USER 452 select PCI 453 select PLAT_IOP 454 select VMSPLIT_1G 455 help 456 Support for Intel's IOP13XX (XScale) family of processors. 457 458config ARCH_IOP32X 459 bool "IOP32x-based" 460 depends on MMU 461 select ARCH_REQUIRE_GPIOLIB 462 select CPU_XSCALE 463 select NEED_MACH_GPIO_H 464 select NEED_RET_TO_USER 465 select PCI 466 select PLAT_IOP 467 help 468 Support for Intel's 80219 and IOP32X (XScale) family of 469 processors. 470 471config ARCH_IOP33X 472 bool "IOP33x-based" 473 depends on MMU 474 select ARCH_REQUIRE_GPIOLIB 475 select CPU_XSCALE 476 select NEED_MACH_GPIO_H 477 select NEED_RET_TO_USER 478 select PCI 479 select PLAT_IOP 480 help 481 Support for Intel's IOP33X (XScale) family of processors. 482 483config ARCH_IXP4XX 484 bool "IXP4xx-based" 485 depends on MMU 486 select ARCH_HAS_DMA_SET_COHERENT_MASK 487 select ARCH_REQUIRE_GPIOLIB 488 select CLKSRC_MMIO 489 select CPU_XSCALE 490 select DMABOUNCE if PCI 491 select GENERIC_CLOCKEVENTS 492 select MIGHT_HAVE_PCI 493 select NEED_MACH_IO_H 494 select USB_EHCI_BIG_ENDIAN_MMIO 495 select USB_EHCI_BIG_ENDIAN_DESC 496 help 497 Support for Intel's IXP4XX (XScale) family of processors. 498 499config ARCH_DOVE 500 bool "Marvell Dove" 501 select ARCH_REQUIRE_GPIOLIB 502 select CPU_PJ4 503 select GENERIC_CLOCKEVENTS 504 select MIGHT_HAVE_PCI 505 select PINCTRL 506 select PINCTRL_DOVE 507 select PLAT_ORION_LEGACY 508 select USB_ARCH_HAS_EHCI 509 select MVEBU_MBUS 510 help 511 Support for the Marvell Dove SoC 88AP510 512 513config ARCH_KIRKWOOD 514 bool "Marvell Kirkwood" 515 select ARCH_REQUIRE_GPIOLIB 516 select CPU_FEROCEON 517 select GENERIC_CLOCKEVENTS 518 select PCI 519 select PCI_QUIRKS 520 select PINCTRL 521 select PINCTRL_KIRKWOOD 522 select PLAT_ORION_LEGACY 523 select MVEBU_MBUS 524 help 525 Support for the following Marvell Kirkwood series SoCs: 526 88F6180, 88F6192 and 88F6281. 527 528config ARCH_MV78XX0 529 bool "Marvell MV78xx0" 530 select ARCH_REQUIRE_GPIOLIB 531 select CPU_FEROCEON 532 select GENERIC_CLOCKEVENTS 533 select PCI 534 select PLAT_ORION_LEGACY 535 select MVEBU_MBUS 536 help 537 Support for the following Marvell MV78xx0 series SoCs: 538 MV781x0, MV782x0. 539 540config ARCH_ORION5X 541 bool "Marvell Orion" 542 depends on MMU 543 select ARCH_REQUIRE_GPIOLIB 544 select CPU_FEROCEON 545 select GENERIC_CLOCKEVENTS 546 select PCI 547 select PLAT_ORION_LEGACY 548 select MVEBU_MBUS 549 help 550 Support for the following Marvell Orion 5x series SoCs: 551 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182), 552 Orion-2 (5281), Orion-1-90 (6183). 553 554config ARCH_MMP 555 bool "Marvell PXA168/910/MMP2" 556 depends on MMU 557 select ARCH_REQUIRE_GPIOLIB 558 select CLKDEV_LOOKUP 559 select GENERIC_ALLOCATOR 560 select GENERIC_CLOCKEVENTS 561 select GPIO_PXA 562 select IRQ_DOMAIN 563 select NEED_MACH_GPIO_H 564 select PINCTRL 565 select PLAT_PXA 566 select SPARSE_IRQ 567 help 568 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line. 569 570config ARCH_KS8695 571 bool "Micrel/Kendin KS8695" 572 select ARCH_REQUIRE_GPIOLIB 573 select CLKSRC_MMIO 574 select CPU_ARM922T 575 select GENERIC_CLOCKEVENTS 576 select NEED_MACH_MEMORY_H 577 help 578 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based 579 System-on-Chip devices. 580 581config ARCH_W90X900 582 bool "Nuvoton W90X900 CPU" 583 select ARCH_REQUIRE_GPIOLIB 584 select CLKDEV_LOOKUP 585 select CLKSRC_MMIO 586 select CPU_ARM926T 587 select GENERIC_CLOCKEVENTS 588 help 589 Support for Nuvoton (Winbond logic dept.) ARM9 processor, 590 At present, the w90x900 has been renamed nuc900, regarding 591 the ARM series product line, you can login the following 592 link address to know more. 593 594 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/ 595 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller> 596 597config ARCH_LPC32XX 598 bool "NXP LPC32XX" 599 select ARCH_REQUIRE_GPIOLIB 600 select ARM_AMBA 601 select CLKDEV_LOOKUP 602 select CLKSRC_MMIO 603 select CPU_ARM926T 604 select GENERIC_CLOCKEVENTS 605 select HAVE_IDE 606 select HAVE_PWM 607 select USB_ARCH_HAS_OHCI 608 select USE_OF 609 help 610 Support for the NXP LPC32XX family of processors 611 612config ARCH_PXA 613 bool "PXA2xx/PXA3xx-based" 614 depends on MMU 615 select ARCH_HAS_CPUFREQ 616 select ARCH_MTD_XIP 617 select ARCH_REQUIRE_GPIOLIB 618 select ARM_CPU_SUSPEND if PM 619 select AUTO_ZRELADDR 620 select CLKDEV_LOOKUP 621 select CLKSRC_MMIO 622 select GENERIC_CLOCKEVENTS 623 select GPIO_PXA 624 select HAVE_IDE 625 select MULTI_IRQ_HANDLER 626 select NEED_MACH_GPIO_H 627 select PLAT_PXA 628 select SPARSE_IRQ 629 help 630 Support for Intel/Marvell's PXA2xx/PXA3xx processor line. 631 632config ARCH_MSM 633 bool "Qualcomm MSM" 634 select ARCH_REQUIRE_GPIOLIB 635 select CLKDEV_LOOKUP 636 select GENERIC_CLOCKEVENTS 637 select HAVE_CLK 638 help 639 Support for Qualcomm MSM/QSD based systems. This runs on the 640 apps processor of the MSM/QSD and depends on a shared memory 641 interface to the modem processor which runs the baseband 642 stack and controls some vital subsystems 643 (clock and power control, etc). 644 645config ARCH_SHMOBILE 646 bool "Renesas SH-Mobile / R-Mobile" 647 select CLKDEV_LOOKUP 648 select GENERIC_CLOCKEVENTS 649 select HAVE_ARM_SCU if SMP 650 select HAVE_ARM_TWD if LOCAL_TIMERS 651 select HAVE_CLK 652 select HAVE_MACH_CLKDEV 653 select HAVE_SMP 654 select MIGHT_HAVE_CACHE_L2X0 655 select MULTI_IRQ_HANDLER 656 select NEED_MACH_MEMORY_H 657 select NO_IOPORT 658 select PINCTRL if ARCH_WANT_OPTIONAL_GPIOLIB 659 select PM_GENERIC_DOMAINS if PM 660 select SPARSE_IRQ 661 help 662 Support for Renesas's SH-Mobile and R-Mobile ARM platforms. 663 664config ARCH_RPC 665 bool "RiscPC" 666 select ARCH_ACORN 667 select ARCH_MAY_HAVE_PC_FDC 668 select ARCH_SPARSEMEM_ENABLE 669 select ARCH_USES_GETTIMEOFFSET 670 select FIQ 671 select HAVE_IDE 672 select HAVE_PATA_PLATFORM 673 select ISA_DMA_API 674 select NEED_MACH_IO_H 675 select NEED_MACH_MEMORY_H 676 select NO_IOPORT 677 select VIRT_TO_BUS 678 help 679 On the Acorn Risc-PC, Linux can support the internal IDE disk and 680 CD-ROM interface, serial and parallel port, and the floppy drive. 681 682config ARCH_SA1100 683 bool "SA1100-based" 684 select ARCH_HAS_CPUFREQ 685 select ARCH_MTD_XIP 686 select ARCH_REQUIRE_GPIOLIB 687 select ARCH_SPARSEMEM_ENABLE 688 select CLKDEV_LOOKUP 689 select CLKSRC_MMIO 690 select CPU_FREQ 691 select CPU_SA1100 692 select GENERIC_CLOCKEVENTS 693 select HAVE_IDE 694 select ISA 695 select NEED_MACH_GPIO_H 696 select NEED_MACH_MEMORY_H 697 select SPARSE_IRQ 698 help 699 Support for StrongARM 11x0 based boards. 700 701config ARCH_S3C24XX 702 bool "Samsung S3C24XX SoCs" 703 select ARCH_HAS_CPUFREQ 704 select ARCH_REQUIRE_GPIOLIB 705 select CLKDEV_LOOKUP 706 select CLKSRC_MMIO 707 select GENERIC_CLOCKEVENTS 708 select HAVE_CLK 709 select HAVE_S3C2410_I2C if I2C 710 select HAVE_S3C2410_WATCHDOG if WATCHDOG 711 select HAVE_S3C_RTC if RTC_CLASS 712 select MULTI_IRQ_HANDLER 713 select NEED_MACH_GPIO_H 714 select NEED_MACH_IO_H 715 help 716 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443 717 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST 718 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the 719 Samsung SMDK2410 development board (and derivatives). 720 721config ARCH_S3C64XX 722 bool "Samsung S3C64XX" 723 select ARCH_HAS_CPUFREQ 724 select ARCH_REQUIRE_GPIOLIB 725 select ARM_VIC 726 select CLKDEV_LOOKUP 727 select CLKSRC_MMIO 728 select CPU_V6 729 select GENERIC_CLOCKEVENTS 730 select HAVE_CLK 731 select HAVE_S3C2410_I2C if I2C 732 select HAVE_S3C2410_WATCHDOG if WATCHDOG 733 select HAVE_TCM 734 select NEED_MACH_GPIO_H 735 select NO_IOPORT 736 select PLAT_SAMSUNG 737 select S3C_DEV_NAND 738 select S3C_GPIO_TRACK 739 select SAMSUNG_CLKSRC 740 select SAMSUNG_GPIOLIB_4BIT 741 select SAMSUNG_IRQ_VIC_TIMER 742 select USB_ARCH_HAS_OHCI 743 help 744 Samsung S3C64XX series based systems 745 746config ARCH_S5P64X0 747 bool "Samsung S5P6440 S5P6450" 748 select CLKDEV_LOOKUP 749 select CLKSRC_MMIO 750 select CPU_V6 751 select GENERIC_CLOCKEVENTS 752 select HAVE_CLK 753 select HAVE_S3C2410_I2C if I2C 754 select HAVE_S3C2410_WATCHDOG if WATCHDOG 755 select HAVE_S3C_RTC if RTC_CLASS 756 select NEED_MACH_GPIO_H 757 help 758 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440, 759 SMDK6450. 760 761config ARCH_S5PC100 762 bool "Samsung S5PC100" 763 select ARCH_REQUIRE_GPIOLIB 764 select CLKDEV_LOOKUP 765 select CLKSRC_MMIO 766 select CPU_V7 767 select GENERIC_CLOCKEVENTS 768 select HAVE_CLK 769 select HAVE_S3C2410_I2C if I2C 770 select HAVE_S3C2410_WATCHDOG if WATCHDOG 771 select HAVE_S3C_RTC if RTC_CLASS 772 select NEED_MACH_GPIO_H 773 help 774 Samsung S5PC100 series based systems 775 776config ARCH_S5PV210 777 bool "Samsung S5PV210/S5PC110" 778 select ARCH_HAS_CPUFREQ 779 select ARCH_HAS_HOLES_MEMORYMODEL 780 select ARCH_SPARSEMEM_ENABLE 781 select CLKDEV_LOOKUP 782 select CLKSRC_MMIO 783 select CPU_V7 784 select GENERIC_CLOCKEVENTS 785 select HAVE_CLK 786 select HAVE_S3C2410_I2C if I2C 787 select HAVE_S3C2410_WATCHDOG if WATCHDOG 788 select HAVE_S3C_RTC if RTC_CLASS 789 select NEED_MACH_GPIO_H 790 select NEED_MACH_MEMORY_H 791 help 792 Samsung S5PV210/S5PC110 series based systems 793 794config ARCH_EXYNOS 795 bool "Samsung EXYNOS" 796 select ARCH_HAS_CPUFREQ 797 select ARCH_HAS_HOLES_MEMORYMODEL 798 select ARCH_SPARSEMEM_ENABLE 799 select CLKDEV_LOOKUP 800 select COMMON_CLK 801 select CPU_V7 802 select GENERIC_CLOCKEVENTS 803 select HAVE_CLK 804 select HAVE_S3C2410_I2C if I2C 805 select HAVE_S3C2410_WATCHDOG if WATCHDOG 806 select HAVE_S3C_RTC if RTC_CLASS 807 select NEED_MACH_GPIO_H 808 select NEED_MACH_MEMORY_H 809 help 810 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5) 811 812config ARCH_SHARK 813 bool "Shark" 814 select ARCH_USES_GETTIMEOFFSET 815 select CPU_SA110 816 select ISA 817 select ISA_DMA 818 select NEED_MACH_MEMORY_H 819 select PCI 820 select VIRT_TO_BUS 821 select ZONE_DMA 822 help 823 Support for the StrongARM based Digital DNARD machine, also known 824 as "Shark" (<http://www.shark-linux.de/shark.html>). 825 826config ARCH_U300 827 bool "ST-Ericsson U300 Series" 828 depends on MMU 829 select ARCH_REQUIRE_GPIOLIB 830 select ARM_AMBA 831 select ARM_PATCH_PHYS_VIRT 832 select ARM_VIC 833 select CLKDEV_LOOKUP 834 select CLKSRC_MMIO 835 select COMMON_CLK 836 select CPU_ARM926T 837 select GENERIC_CLOCKEVENTS 838 select HAVE_TCM 839 select SPARSE_IRQ 840 help 841 Support for ST-Ericsson U300 series mobile platforms. 842 843config ARCH_DAVINCI 844 bool "TI DaVinci" 845 select ARCH_HAS_HOLES_MEMORYMODEL 846 select ARCH_REQUIRE_GPIOLIB 847 select CLKDEV_LOOKUP 848 select GENERIC_ALLOCATOR 849 select GENERIC_CLOCKEVENTS 850 select GENERIC_IRQ_CHIP 851 select HAVE_IDE 852 select NEED_MACH_GPIO_H 853 select USE_OF 854 select ZONE_DMA 855 help 856 Support for TI's DaVinci platform. 857 858config ARCH_OMAP1 859 bool "TI OMAP1" 860 depends on MMU 861 select ARCH_HAS_CPUFREQ 862 select ARCH_HAS_HOLES_MEMORYMODEL 863 select ARCH_OMAP 864 select ARCH_REQUIRE_GPIOLIB 865 select CLKDEV_LOOKUP 866 select CLKSRC_MMIO 867 select GENERIC_CLOCKEVENTS 868 select GENERIC_IRQ_CHIP 869 select HAVE_CLK 870 select HAVE_IDE 871 select IRQ_DOMAIN 872 select NEED_MACH_IO_H if PCCARD 873 select NEED_MACH_MEMORY_H 874 help 875 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx) 876 877endchoice 878 879menu "Multiple platform selection" 880 depends on ARCH_MULTIPLATFORM 881 882comment "CPU Core family selection" 883 884config ARCH_MULTI_V4 885 bool "ARMv4 based platforms (FA526, StrongARM)" 886 depends on !ARCH_MULTI_V6_V7 887 select ARCH_MULTI_V4_V5 888 889config ARCH_MULTI_V4T 890 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)" 891 depends on !ARCH_MULTI_V6_V7 892 select ARCH_MULTI_V4_V5 893 894config ARCH_MULTI_V5 895 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)" 896 depends on !ARCH_MULTI_V6_V7 897 select ARCH_MULTI_V4_V5 898 899config ARCH_MULTI_V4_V5 900 bool 901 902config ARCH_MULTI_V6 903 bool "ARMv6 based platforms (ARM11)" 904 select ARCH_MULTI_V6_V7 905 select CPU_V6 906 907config ARCH_MULTI_V7 908 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)" 909 default y 910 select ARCH_MULTI_V6_V7 911 select CPU_V7 912 913config ARCH_MULTI_V6_V7 914 bool 915 916config ARCH_MULTI_CPU_AUTO 917 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7) 918 select ARCH_MULTI_V5 919 920endmenu 921 922# 923# This is sorted alphabetically by mach-* pathname. However, plat-* 924# Kconfigs may be included either alphabetically (according to the 925# plat- suffix) or along side the corresponding mach-* source. 926# 927source "arch/arm/mach-mvebu/Kconfig" 928 929source "arch/arm/mach-at91/Kconfig" 930 931source "arch/arm/mach-bcm/Kconfig" 932 933source "arch/arm/mach-bcm2835/Kconfig" 934 935source "arch/arm/mach-clps711x/Kconfig" 936 937source "arch/arm/mach-cns3xxx/Kconfig" 938 939source "arch/arm/mach-davinci/Kconfig" 940 941source "arch/arm/mach-dove/Kconfig" 942 943source "arch/arm/mach-ep93xx/Kconfig" 944 945source "arch/arm/mach-footbridge/Kconfig" 946 947source "arch/arm/mach-gemini/Kconfig" 948 949source "arch/arm/mach-highbank/Kconfig" 950 951source "arch/arm/mach-integrator/Kconfig" 952 953source "arch/arm/mach-lionhead/Kconfig" 954 955source "arch/arm/mach-iop32x/Kconfig" 956 957source "arch/arm/mach-iop33x/Kconfig" 958 959source "arch/arm/mach-iop13xx/Kconfig" 960 961source "arch/arm/mach-ixp4xx/Kconfig" 962 963source "arch/arm/mach-kirkwood/Kconfig" 964 965source "arch/arm/mach-ks8695/Kconfig" 966 967source "arch/arm/mach-msm/Kconfig" 968 969source "arch/arm/mach-mv78xx0/Kconfig" 970 971source "arch/arm/mach-imx/Kconfig" 972 973source "arch/arm/mach-mxs/Kconfig" 974 975source "arch/arm/mach-netx/Kconfig" 976 977source "arch/arm/mach-nomadik/Kconfig" 978 979source "arch/arm/plat-omap/Kconfig" 980 981source "arch/arm/mach-omap1/Kconfig" 982 983source "arch/arm/mach-omap2/Kconfig" 984 985source "arch/arm/mach-orion5x/Kconfig" 986 987source "arch/arm/mach-picoxcell/Kconfig" 988 989source "arch/arm/mach-pxa/Kconfig" 990source "arch/arm/plat-pxa/Kconfig" 991 992source "arch/arm/mach-mmp/Kconfig" 993 994source "arch/arm/mach-realview/Kconfig" 995 996source "arch/arm/mach-sa1100/Kconfig" 997 998source "arch/arm/plat-samsung/Kconfig" 999 1000source "arch/arm/mach-socfpga/Kconfig" 1001 1002source "arch/arm/mach-spear/Kconfig" 1003 1004source "arch/arm/mach-s3c24xx/Kconfig" 1005 1006if ARCH_S3C64XX 1007source "arch/arm/mach-s3c64xx/Kconfig" 1008endif 1009 1010source "arch/arm/mach-s5p64x0/Kconfig" 1011 1012source "arch/arm/mach-s5pc100/Kconfig" 1013 1014source "arch/arm/mach-s5pv210/Kconfig" 1015 1016source "arch/arm/mach-exynos/Kconfig" 1017 1018source "arch/arm/mach-shmobile/Kconfig" 1019 1020source "arch/arm/mach-sunxi/Kconfig" 1021 1022source "arch/arm/mach-prima2/Kconfig" 1023 1024source "arch/arm/mach-tegra/Kconfig" 1025 1026source "arch/arm/mach-u300/Kconfig" 1027 1028source "arch/arm/mach-ux500/Kconfig" 1029 1030source "arch/arm/mach-versatile/Kconfig" 1031 1032source "arch/arm/mach-vexpress/Kconfig" 1033source "arch/arm/plat-versatile/Kconfig" 1034 1035source "arch/arm/mach-virt/Kconfig" 1036 1037source "arch/arm/mach-vt8500/Kconfig" 1038 1039source "arch/arm/mach-w90x900/Kconfig" 1040 1041source "arch/arm/mach-zynq/Kconfig" 1042 1043# Definitions to make life easier 1044config ARCH_ACORN 1045 bool 1046 1047config PLAT_IOP 1048 bool 1049 select GENERIC_CLOCKEVENTS 1050 1051config PLAT_ORION 1052 bool 1053 select CLKSRC_MMIO 1054 select COMMON_CLK 1055 select GENERIC_IRQ_CHIP 1056 select IRQ_DOMAIN 1057 1058config PLAT_ORION_LEGACY 1059 bool 1060 select PLAT_ORION 1061 1062config PLAT_PXA 1063 bool 1064 1065config PLAT_VERSATILE 1066 bool 1067 1068config ARM_TIMER_SP804 1069 bool 1070 select CLKSRC_MMIO 1071 select CLKSRC_OF if OF 1072 1073source arch/arm/mm/Kconfig 1074 1075config ARM_NR_BANKS 1076 int 1077 default 16 if ARCH_EP93XX 1078 default 8 1079 1080config IWMMXT 1081 bool "Enable iWMMXt support" if !CPU_PJ4 1082 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4 1083 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4 1084 help 1085 Enable support for iWMMXt context switching at run time if 1086 running on a CPU that supports it. 1087 1088config XSCALE_PMU 1089 bool 1090 depends on CPU_XSCALE 1091 default y 1092 1093config MULTI_IRQ_HANDLER 1094 bool 1095 help 1096 Allow each machine to specify it's own IRQ handler at run time. 1097 1098if !MMU 1099source "arch/arm/Kconfig-nommu" 1100endif 1101 1102config PJ4B_ERRATA_4742 1103 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation" 1104 depends on CPU_PJ4B && MACH_ARMADA_370 1105 default y 1106 help 1107 When coming out of either a Wait for Interrupt (WFI) or a Wait for 1108 Event (WFE) IDLE states, a specific timing sensitivity exists between 1109 the retiring WFI/WFE instructions and the newly issued subsequent 1110 instructions. This sensitivity can result in a CPU hang scenario. 1111 Workaround: 1112 The software must insert either a Data Synchronization Barrier (DSB) 1113 or Data Memory Barrier (DMB) command immediately after the WFI/WFE 1114 instruction 1115 1116config ARM_ERRATA_326103 1117 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory" 1118 depends on CPU_V6 1119 help 1120 Executing a SWP instruction to read-only memory does not set bit 11 1121 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to 1122 treat the access as a read, preventing a COW from occurring and 1123 causing the faulting task to livelock. 1124 1125config ARM_ERRATA_411920 1126 bool "ARM errata: Invalidation of the Instruction Cache operation can fail" 1127 depends on CPU_V6 || CPU_V6K 1128 help 1129 Invalidation of the Instruction Cache operation can 1130 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176. 1131 It does not affect the MPCore. This option enables the ARM Ltd. 1132 recommended workaround. 1133 1134config ARM_ERRATA_430973 1135 bool "ARM errata: Stale prediction on replaced interworking branch" 1136 depends on CPU_V7 1137 help 1138 This option enables the workaround for the 430973 Cortex-A8 1139 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb 1140 interworking branch is replaced with another code sequence at the 1141 same virtual address, whether due to self-modifying code or virtual 1142 to physical address re-mapping, Cortex-A8 does not recover from the 1143 stale interworking branch prediction. This results in Cortex-A8 1144 executing the new code sequence in the incorrect ARM or Thumb state. 1145 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE 1146 and also flushes the branch target cache at every context switch. 1147 Note that setting specific bits in the ACTLR register may not be 1148 available in non-secure mode. 1149 1150config ARM_ERRATA_458693 1151 bool "ARM errata: Processor deadlock when a false hazard is created" 1152 depends on CPU_V7 1153 depends on !ARCH_MULTIPLATFORM 1154 help 1155 This option enables the workaround for the 458693 Cortex-A8 (r2p0) 1156 erratum. For very specific sequences of memory operations, it is 1157 possible for a hazard condition intended for a cache line to instead 1158 be incorrectly associated with a different cache line. This false 1159 hazard might then cause a processor deadlock. The workaround enables 1160 the L1 caching of the NEON accesses and disables the PLD instruction 1161 in the ACTLR register. Note that setting specific bits in the ACTLR 1162 register may not be available in non-secure mode. 1163 1164config ARM_ERRATA_460075 1165 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data" 1166 depends on CPU_V7 1167 depends on !ARCH_MULTIPLATFORM 1168 help 1169 This option enables the workaround for the 460075 Cortex-A8 (r2p0) 1170 erratum. Any asynchronous access to the L2 cache may encounter a 1171 situation in which recent store transactions to the L2 cache are lost 1172 and overwritten with stale memory contents from external memory. The 1173 workaround disables the write-allocate mode for the L2 cache via the 1174 ACTLR register. Note that setting specific bits in the ACTLR register 1175 may not be available in non-secure mode. 1176 1177config ARM_ERRATA_742230 1178 bool "ARM errata: DMB operation may be faulty" 1179 depends on CPU_V7 && SMP 1180 depends on !ARCH_MULTIPLATFORM 1181 help 1182 This option enables the workaround for the 742230 Cortex-A9 1183 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction 1184 between two write operations may not ensure the correct visibility 1185 ordering of the two writes. This workaround sets a specific bit in 1186 the diagnostic register of the Cortex-A9 which causes the DMB 1187 instruction to behave as a DSB, ensuring the correct behaviour of 1188 the two writes. 1189 1190config ARM_ERRATA_742231 1191 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption" 1192 depends on CPU_V7 && SMP 1193 depends on !ARCH_MULTIPLATFORM 1194 help 1195 This option enables the workaround for the 742231 Cortex-A9 1196 (r2p0..r2p2) erratum. Under certain conditions, specific to the 1197 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode, 1198 accessing some data located in the same cache line, may get corrupted 1199 data due to bad handling of the address hazard when the line gets 1200 replaced from one of the CPUs at the same time as another CPU is 1201 accessing it. This workaround sets specific bits in the diagnostic 1202 register of the Cortex-A9 which reduces the linefill issuing 1203 capabilities of the processor. 1204 1205config PL310_ERRATA_588369 1206 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines" 1207 depends on CACHE_L2X0 1208 help 1209 The PL310 L2 cache controller implements three types of Clean & 1210 Invalidate maintenance operations: by Physical Address 1211 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC). 1212 They are architecturally defined to behave as the execution of a 1213 clean operation followed immediately by an invalidate operation, 1214 both performing to the same memory location. This functionality 1215 is not correctly implemented in PL310 as clean lines are not 1216 invalidated as a result of these operations. 1217 1218config ARM_ERRATA_643719 1219 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect" 1220 depends on CPU_V7 && SMP 1221 help 1222 This option enables the workaround for the 643719 Cortex-A9 (prior to 1223 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR 1224 register returns zero when it should return one. The workaround 1225 corrects this value, ensuring cache maintenance operations which use 1226 it behave as intended and avoiding data corruption. 1227 1228config ARM_ERRATA_720789 1229 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID" 1230 depends on CPU_V7 1231 help 1232 This option enables the workaround for the 720789 Cortex-A9 (prior to 1233 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the 1234 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS. 1235 As a consequence of this erratum, some TLB entries which should be 1236 invalidated are not, resulting in an incoherency in the system page 1237 tables. The workaround changes the TLB flushing routines to invalidate 1238 entries regardless of the ASID. 1239 1240config PL310_ERRATA_727915 1241 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption" 1242 depends on CACHE_L2X0 1243 help 1244 PL310 implements the Clean & Invalidate by Way L2 cache maintenance 1245 operation (offset 0x7FC). This operation runs in background so that 1246 PL310 can handle normal accesses while it is in progress. Under very 1247 rare circumstances, due to this erratum, write data can be lost when 1248 PL310 treats a cacheable write transaction during a Clean & 1249 Invalidate by Way operation. 1250 1251config ARM_ERRATA_743622 1252 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption" 1253 depends on CPU_V7 1254 depends on !ARCH_MULTIPLATFORM 1255 help 1256 This option enables the workaround for the 743622 Cortex-A9 1257 (r2p*) erratum. Under very rare conditions, a faulty 1258 optimisation in the Cortex-A9 Store Buffer may lead to data 1259 corruption. This workaround sets a specific bit in the diagnostic 1260 register of the Cortex-A9 which disables the Store Buffer 1261 optimisation, preventing the defect from occurring. This has no 1262 visible impact on the overall performance or power consumption of the 1263 processor. 1264 1265config ARM_ERRATA_751472 1266 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation" 1267 depends on CPU_V7 1268 depends on !ARCH_MULTIPLATFORM 1269 help 1270 This option enables the workaround for the 751472 Cortex-A9 (prior 1271 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the 1272 completion of a following broadcasted operation if the second 1273 operation is received by a CPU before the ICIALLUIS has completed, 1274 potentially leading to corrupted entries in the cache or TLB. 1275 1276config PL310_ERRATA_753970 1277 bool "PL310 errata: cache sync operation may be faulty" 1278 depends on CACHE_PL310 1279 help 1280 This option enables the workaround for the 753970 PL310 (r3p0) erratum. 1281 1282 Under some condition the effect of cache sync operation on 1283 the store buffer still remains when the operation completes. 1284 This means that the store buffer is always asked to drain and 1285 this prevents it from merging any further writes. The workaround 1286 is to replace the normal offset of cache sync operation (0x730) 1287 by another offset targeting an unmapped PL310 register 0x740. 1288 This has the same effect as the cache sync operation: store buffer 1289 drain and waiting for all buffers empty. 1290 1291config ARM_ERRATA_754322 1292 bool "ARM errata: possible faulty MMU translations following an ASID switch" 1293 depends on CPU_V7 1294 help 1295 This option enables the workaround for the 754322 Cortex-A9 (r2p*, 1296 r3p*) erratum. A speculative memory access may cause a page table walk 1297 which starts prior to an ASID switch but completes afterwards. This 1298 can populate the micro-TLB with a stale entry which may be hit with 1299 the new ASID. This workaround places two dsb instructions in the mm 1300 switching code so that no page table walks can cross the ASID switch. 1301 1302config ARM_ERRATA_754327 1303 bool "ARM errata: no automatic Store Buffer drain" 1304 depends on CPU_V7 && SMP 1305 help 1306 This option enables the workaround for the 754327 Cortex-A9 (prior to 1307 r2p0) erratum. The Store Buffer does not have any automatic draining 1308 mechanism and therefore a livelock may occur if an external agent 1309 continuously polls a memory location waiting to observe an update. 1310 This workaround defines cpu_relax() as smp_mb(), preventing correctly 1311 written polling loops from denying visibility of updates to memory. 1312 1313config ARM_ERRATA_364296 1314 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled" 1315 depends on CPU_V6 && !SMP 1316 help 1317 This options enables the workaround for the 364296 ARM1136 1318 r0p2 erratum (possible cache data corruption with 1319 hit-under-miss enabled). It sets the undocumented bit 31 in 1320 the auxiliary control register and the FI bit in the control 1321 register, thus disabling hit-under-miss without putting the 1322 processor into full low interrupt latency mode. ARM11MPCore 1323 is not affected. 1324 1325config ARM_ERRATA_764369 1326 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed" 1327 depends on CPU_V7 && SMP 1328 help 1329 This option enables the workaround for erratum 764369 1330 affecting Cortex-A9 MPCore with two or more processors (all 1331 current revisions). Under certain timing circumstances, a data 1332 cache line maintenance operation by MVA targeting an Inner 1333 Shareable memory region may fail to proceed up to either the 1334 Point of Coherency or to the Point of Unification of the 1335 system. This workaround adds a DSB instruction before the 1336 relevant cache maintenance functions and sets a specific bit 1337 in the diagnostic control register of the SCU. 1338 1339config PL310_ERRATA_769419 1340 bool "PL310 errata: no automatic Store Buffer drain" 1341 depends on CACHE_L2X0 1342 help 1343 On revisions of the PL310 prior to r3p2, the Store Buffer does 1344 not automatically drain. This can cause normal, non-cacheable 1345 writes to be retained when the memory system is idle, leading 1346 to suboptimal I/O performance for drivers using coherent DMA. 1347 This option adds a write barrier to the cpu_idle loop so that, 1348 on systems with an outer cache, the store buffer is drained 1349 explicitly. 1350 1351config ARM_ERRATA_775420 1352 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock" 1353 depends on CPU_V7 1354 help 1355 This option enables the workaround for the 775420 Cortex-A9 (r2p2, 1356 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance 1357 operation aborts with MMU exception, it might cause the processor 1358 to deadlock. This workaround puts DSB before executing ISB if 1359 an abort may occur on cache maintenance. 1360 1361config ARM_ERRATA_798181 1362 bool "ARM errata: TLBI/DSB failure on Cortex-A15" 1363 depends on CPU_V7 && SMP 1364 help 1365 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not 1366 adequately shooting down all use of the old entries. This 1367 option enables the Linux kernel workaround for this erratum 1368 which sends an IPI to the CPUs that are running the same ASID 1369 as the one being invalidated. 1370 1371endmenu 1372 1373source "arch/arm/common/Kconfig" 1374 1375menu "Bus support" 1376 1377config ARM_AMBA 1378 bool 1379 1380config ISA 1381 bool 1382 help 1383 Find out whether you have ISA slots on your motherboard. ISA is the 1384 name of a bus system, i.e. the way the CPU talks to the other stuff 1385 inside your box. Other bus systems are PCI, EISA, MicroChannel 1386 (MCA) or VESA. ISA is an older system, now being displaced by PCI; 1387 newer boards don't support it. If you have ISA, say Y, otherwise N. 1388 1389# Select ISA DMA controller support 1390config ISA_DMA 1391 bool 1392 select ISA_DMA_API 1393 1394# Select ISA DMA interface 1395config ISA_DMA_API 1396 bool 1397 1398config PCI 1399 bool "PCI support" if MIGHT_HAVE_PCI 1400 help 1401 Find out whether you have a PCI motherboard. PCI is the name of a 1402 bus system, i.e. the way the CPU talks to the other stuff inside 1403 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or 1404 VESA. If you have PCI, say Y, otherwise N. 1405 1406config PCI_DOMAINS 1407 bool 1408 depends on PCI 1409 1410config PCI_NANOENGINE 1411 bool "BSE nanoEngine PCI support" 1412 depends on SA1100_NANOENGINE 1413 help 1414 Enable PCI on the BSE nanoEngine board. 1415 1416config PCI_SYSCALL 1417 def_bool PCI 1418 1419# Select the host bridge type 1420config PCI_HOST_VIA82C505 1421 bool 1422 depends on PCI && ARCH_SHARK 1423 default y 1424 1425config PCI_HOST_ITE8152 1426 bool 1427 depends on PCI && MACH_ARMCORE 1428 default y 1429 select DMABOUNCE 1430 1431source "drivers/pci/Kconfig" 1432 1433source "drivers/pcmcia/Kconfig" 1434 1435endmenu 1436 1437menu "Kernel Features" 1438 1439config HAVE_SMP 1440 bool 1441 help 1442 This option should be selected by machines which have an SMP- 1443 capable CPU. 1444 1445 The only effect of this option is to make the SMP-related 1446 options available to the user for configuration. 1447 1448config SMP 1449 bool "Symmetric Multi-Processing" 1450 depends on CPU_V6K || CPU_V7 1451 depends on GENERIC_CLOCKEVENTS 1452 depends on HAVE_SMP 1453 depends on MMU 1454 select USE_GENERIC_SMP_HELPERS 1455 help 1456 This enables support for systems with more than one CPU. If you have 1457 a system with only one CPU, like most personal computers, say N. If 1458 you have a system with more than one CPU, say Y. 1459 1460 If you say N here, the kernel will run on single and multiprocessor 1461 machines, but will use only one CPU of a multiprocessor machine. If 1462 you say Y here, the kernel will run on many, but not all, single 1463 processor machines. On a single processor machine, the kernel will 1464 run faster if you say N here. 1465 1466 See also <file:Documentation/x86/i386/IO-APIC.txt>, 1467 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at 1468 <http://tldp.org/HOWTO/SMP-HOWTO.html>. 1469 1470 If you don't know what to do here, say N. 1471 1472config SMP_ON_UP 1473 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)" 1474 depends on SMP && !XIP_KERNEL 1475 default y 1476 help 1477 SMP kernels contain instructions which fail on non-SMP processors. 1478 Enabling this option allows the kernel to modify itself to make 1479 these instructions safe. Disabling it allows about 1K of space 1480 savings. 1481 1482 If you don't know what to do here, say Y. 1483 1484config ARM_CPU_TOPOLOGY 1485 bool "Support cpu topology definition" 1486 depends on SMP && CPU_V7 1487 default y 1488 help 1489 Support ARM cpu topology definition. The MPIDR register defines 1490 affinity between processors which is then used to describe the cpu 1491 topology of an ARM System. 1492 1493config SCHED_MC 1494 bool "Multi-core scheduler support" 1495 depends on ARM_CPU_TOPOLOGY 1496 help 1497 Multi-core scheduler support improves the CPU scheduler's decision 1498 making when dealing with multi-core CPU chips at a cost of slightly 1499 increased overhead in some places. If unsure say N here. 1500 1501config SCHED_SMT 1502 bool "SMT scheduler support" 1503 depends on ARM_CPU_TOPOLOGY 1504 help 1505 Improves the CPU scheduler's decision making when dealing with 1506 MultiThreading at a cost of slightly increased overhead in some 1507 places. If unsure say N here. 1508 1509config HAVE_ARM_SCU 1510 bool 1511 help 1512 This option enables support for the ARM system coherency unit 1513 1514config HAVE_ARM_ARCH_TIMER 1515 bool "Architected timer support" 1516 depends on CPU_V7 1517 select ARM_ARCH_TIMER 1518 help 1519 This option enables support for the ARM architected timer 1520 1521config HAVE_ARM_TWD 1522 bool 1523 depends on SMP 1524 select CLKSRC_OF if OF 1525 help 1526 This options enables support for the ARM timer and watchdog unit 1527 1528config MCPM 1529 bool "Multi-Cluster Power Management" 1530 depends on CPU_V7 && SMP 1531 help 1532 This option provides the common power management infrastructure 1533 for (multi-)cluster based systems, such as big.LITTLE based 1534 systems. 1535 1536choice 1537 prompt "Memory split" 1538 default VMSPLIT_3G 1539 help 1540 Select the desired split between kernel and user memory. 1541 1542 If you are not absolutely sure what you are doing, leave this 1543 option alone! 1544 1545 config VMSPLIT_3G 1546 bool "3G/1G user/kernel split" 1547 config VMSPLIT_2G 1548 bool "2G/2G user/kernel split" 1549 config VMSPLIT_1G 1550 bool "1G/3G user/kernel split" 1551endchoice 1552 1553config PAGE_OFFSET 1554 hex 1555 default 0x40000000 if VMSPLIT_1G 1556 default 0x80000000 if VMSPLIT_2G 1557 default 0xC0000000 1558 1559config NR_CPUS 1560 int "Maximum number of CPUs (2-32)" 1561 range 2 32 1562 depends on SMP 1563 default "4" 1564 1565config HOTPLUG_CPU 1566 bool "Support for hot-pluggable CPUs" 1567 depends on SMP && HOTPLUG 1568 help 1569 Say Y here to experiment with turning CPUs off and on. CPUs 1570 can be controlled through /sys/devices/system/cpu. 1571 1572config ARM_PSCI 1573 bool "Support for the ARM Power State Coordination Interface (PSCI)" 1574 depends on CPU_V7 1575 help 1576 Say Y here if you want Linux to communicate with system firmware 1577 implementing the PSCI specification for CPU-centric power 1578 management operations described in ARM document number ARM DEN 1579 0022A ("Power State Coordination Interface System Software on 1580 ARM processors"). 1581 1582config LOCAL_TIMERS 1583 bool "Use local timer interrupts" 1584 depends on SMP 1585 default y 1586 help 1587 Enable support for local timers on SMP platforms, rather then the 1588 legacy IPI broadcast method. Local timers allows the system 1589 accounting to be spread across the timer interval, preventing a 1590 "thundering herd" at every timer tick. 1591 1592# The GPIO number here must be sorted by descending number. In case of 1593# a multiplatform kernel, we just want the highest value required by the 1594# selected platforms. 1595config ARCH_NR_GPIO 1596 int 1597 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA 1598 default 512 if SOC_OMAP5 1599 default 392 if ARCH_U8500 1600 default 352 if ARCH_VT8500 1601 default 288 if ARCH_SUNXI 1602 default 264 if MACH_H4700 1603 default 0 1604 help 1605 Maximum number of GPIOs in the system. 1606 1607 If unsure, leave the default value. 1608 1609source kernel/Kconfig.preempt 1610 1611config HZ 1612 int 1613 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \ 1614 ARCH_S5PV210 || ARCH_EXYNOS4 1615 default AT91_TIMER_HZ if ARCH_AT91 1616 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE 1617 default 100 1618 1619config SCHED_HRTICK 1620 def_bool HIGH_RES_TIMERS 1621 1622config THUMB2_KERNEL 1623 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY 1624 depends on CPU_V7 && !CPU_V6 && !CPU_V6K 1625 default y if CPU_THUMBONLY 1626 select AEABI 1627 select ARM_ASM_UNIFIED 1628 select ARM_UNWIND 1629 help 1630 By enabling this option, the kernel will be compiled in 1631 Thumb-2 mode. A compiler/assembler that understand the unified 1632 ARM-Thumb syntax is needed. 1633 1634 If unsure, say N. 1635 1636config THUMB2_AVOID_R_ARM_THM_JUMP11 1637 bool "Work around buggy Thumb-2 short branch relocations in gas" 1638 depends on THUMB2_KERNEL && MODULES 1639 default y 1640 help 1641 Various binutils versions can resolve Thumb-2 branches to 1642 locally-defined, preemptible global symbols as short-range "b.n" 1643 branch instructions. 1644 1645 This is a problem, because there's no guarantee the final 1646 destination of the symbol, or any candidate locations for a 1647 trampoline, are within range of the branch. For this reason, the 1648 kernel does not support fixing up the R_ARM_THM_JUMP11 (102) 1649 relocation in modules at all, and it makes little sense to add 1650 support. 1651 1652 The symptom is that the kernel fails with an "unsupported 1653 relocation" error when loading some modules. 1654 1655 Until fixed tools are available, passing 1656 -fno-optimize-sibling-calls to gcc should prevent gcc generating 1657 code which hits this problem, at the cost of a bit of extra runtime 1658 stack usage in some cases. 1659 1660 The problem is described in more detail at: 1661 https://bugs.launchpad.net/binutils-linaro/+bug/725126 1662 1663 Only Thumb-2 kernels are affected. 1664 1665 Unless you are sure your tools don't have this problem, say Y. 1666 1667config ARM_ASM_UNIFIED 1668 bool 1669 1670config AEABI 1671 bool "Use the ARM EABI to compile the kernel" 1672 help 1673 This option allows for the kernel to be compiled using the latest 1674 ARM ABI (aka EABI). This is only useful if you are using a user 1675 space environment that is also compiled with EABI. 1676 1677 Since there are major incompatibilities between the legacy ABI and 1678 EABI, especially with regard to structure member alignment, this 1679 option also changes the kernel syscall calling convention to 1680 disambiguate both ABIs and allow for backward compatibility support 1681 (selected with CONFIG_OABI_COMPAT). 1682 1683 To use this you need GCC version 4.0.0 or later. 1684 1685config OABI_COMPAT 1686 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)" 1687 depends on AEABI && !THUMB2_KERNEL 1688 default y 1689 help 1690 This option preserves the old syscall interface along with the 1691 new (ARM EABI) one. It also provides a compatibility layer to 1692 intercept syscalls that have structure arguments which layout 1693 in memory differs between the legacy ABI and the new ARM EABI 1694 (only for non "thumb" binaries). This option adds a tiny 1695 overhead to all syscalls and produces a slightly larger kernel. 1696 If you know you'll be using only pure EABI user space then you 1697 can say N here. If this option is not selected and you attempt 1698 to execute a legacy ABI binary then the result will be 1699 UNPREDICTABLE (in fact it can be predicted that it won't work 1700 at all). If in doubt say Y. 1701 1702config ARCH_HAS_HOLES_MEMORYMODEL 1703 bool 1704 1705config ARCH_SPARSEMEM_ENABLE 1706 bool 1707 1708config ARCH_SPARSEMEM_DEFAULT 1709 def_bool ARCH_SPARSEMEM_ENABLE 1710 1711config ARCH_SELECT_MEMORY_MODEL 1712 def_bool ARCH_SPARSEMEM_ENABLE 1713 1714config HAVE_ARCH_PFN_VALID 1715 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM 1716 1717config HIGHMEM 1718 bool "High Memory Support" 1719 depends on MMU 1720 help 1721 The address space of ARM processors is only 4 Gigabytes large 1722 and it has to accommodate user address space, kernel address 1723 space as well as some memory mapped IO. That means that, if you 1724 have a large amount of physical memory and/or IO, not all of the 1725 memory can be "permanently mapped" by the kernel. The physical 1726 memory that is not permanently mapped is called "high memory". 1727 1728 Depending on the selected kernel/user memory split, minimum 1729 vmalloc space and actual amount of RAM, you may not need this 1730 option which should result in a slightly faster kernel. 1731 1732 If unsure, say n. 1733 1734config HIGHPTE 1735 bool "Allocate 2nd-level pagetables from highmem" 1736 depends on HIGHMEM 1737 1738config HW_PERF_EVENTS 1739 bool "Enable hardware performance counter support for perf events" 1740 depends on PERF_EVENTS 1741 default y 1742 help 1743 Enable hardware performance counter support for perf events. If 1744 disabled, perf events will use software events only. 1745 1746source "mm/Kconfig" 1747 1748config FORCE_MAX_ZONEORDER 1749 int "Maximum zone order" if ARCH_SHMOBILE 1750 range 11 64 if ARCH_SHMOBILE 1751 default "12" if SOC_AM33XX 1752 default "9" if SA1111 1753 default "11" 1754 help 1755 The kernel memory allocator divides physically contiguous memory 1756 blocks into "zones", where each zone is a power of two number of 1757 pages. This option selects the largest power of two that the kernel 1758 keeps in the memory allocator. If you need to allocate very large 1759 blocks of physically contiguous memory, then you may need to 1760 increase this value. 1761 1762 This config option is actually maximum order plus one. For example, 1763 a value of 11 means that the largest free memory block is 2^10 pages. 1764 1765config ALIGNMENT_TRAP 1766 bool 1767 depends on CPU_CP15_MMU 1768 default y if !ARCH_EBSA110 1769 select HAVE_PROC_CPU if PROC_FS 1770 help 1771 ARM processors cannot fetch/store information which is not 1772 naturally aligned on the bus, i.e., a 4 byte fetch must start at an 1773 address divisible by 4. On 32-bit ARM processors, these non-aligned 1774 fetch/store instructions will be emulated in software if you say 1775 here, which has a severe performance impact. This is necessary for 1776 correct operation of some network protocols. With an IP-only 1777 configuration it is safe to say N, otherwise say Y. 1778 1779config UACCESS_WITH_MEMCPY 1780 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()" 1781 depends on MMU 1782 default y if CPU_FEROCEON 1783 help 1784 Implement faster copy_to_user and clear_user methods for CPU 1785 cores where a 8-word STM instruction give significantly higher 1786 memory write throughput than a sequence of individual 32bit stores. 1787 1788 A possible side effect is a slight increase in scheduling latency 1789 between threads sharing the same address space if they invoke 1790 such copy operations with large buffers. 1791 1792 However, if the CPU data cache is using a write-allocate mode, 1793 this option is unlikely to provide any performance gain. 1794 1795config SECCOMP 1796 bool 1797 prompt "Enable seccomp to safely compute untrusted bytecode" 1798 ---help--- 1799 This kernel feature is useful for number crunching applications 1800 that may need to compute untrusted bytecode during their 1801 execution. By using pipes or other transports made available to 1802 the process as file descriptors supporting the read/write 1803 syscalls, it's possible to isolate those applications in 1804 their own address space using seccomp. Once seccomp is 1805 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled 1806 and the task is only allowed to execute a few safe syscalls 1807 defined by each seccomp mode. 1808 1809config CC_STACKPROTECTOR 1810 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)" 1811 help 1812 This option turns on the -fstack-protector GCC feature. This 1813 feature puts, at the beginning of functions, a canary value on 1814 the stack just before the return address, and validates 1815 the value just before actually returning. Stack based buffer 1816 overflows (that need to overwrite this return address) now also 1817 overwrite the canary, which gets detected and the attack is then 1818 neutralized via a kernel panic. 1819 This feature requires gcc version 4.2 or above. 1820 1821config XEN_DOM0 1822 def_bool y 1823 depends on XEN 1824 1825config XEN 1826 bool "Xen guest support on ARM (EXPERIMENTAL)" 1827 depends on ARM && AEABI && OF 1828 depends on CPU_V7 && !CPU_V6 1829 depends on !GENERIC_ATOMIC64 1830 select ARM_PSCI 1831 help 1832 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM. 1833 1834config ARM_FLUSH_CONSOLE_ON_RESTART 1835 bool "Force flush the console on restart" 1836 help 1837 If the console is locked while the system is rebooted, the messages 1838 in the temporary logbuffer would not have propogated to all the 1839 console drivers. This option forces the console lock to be 1840 released if it failed to be acquired, which will cause all the 1841 pending messages to be flushed. 1842 1843endmenu 1844 1845menu "Boot options" 1846 1847config USE_OF 1848 bool "Flattened Device Tree support" 1849 select IRQ_DOMAIN 1850 select OF 1851 select OF_EARLY_FLATTREE 1852 help 1853 Include support for flattened device tree machine descriptions. 1854 1855config ATAGS 1856 bool "Support for the traditional ATAGS boot data passing" if USE_OF 1857 default y 1858 help 1859 This is the traditional way of passing data to the kernel at boot 1860 time. If you are solely relying on the flattened device tree (or 1861 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option 1862 to remove ATAGS support from your kernel binary. If unsure, 1863 leave this to y. 1864 1865config DEPRECATED_PARAM_STRUCT 1866 bool "Provide old way to pass kernel parameters" 1867 depends on ATAGS 1868 help 1869 This was deprecated in 2001 and announced to live on for 5 years. 1870 Some old boot loaders still use this way. 1871 1872config BUILD_ARM_APPENDED_DTB_IMAGE 1873 bool "Build a concatenated zImage/dtb by default" 1874 depends on OF 1875 help 1876 Enabling this option will cause a concatenated zImage and list of 1877 DTBs to be built by default (instead of a standalone zImage.) 1878 The image will built in arch/arm/boot/zImage-dtb 1879 1880config BUILD_ARM_APPENDED_DTB_IMAGE_NAMES 1881 string "Default dtb names" 1882 depends on BUILD_ARM_APPENDED_DTB_IMAGE 1883 help 1884 Space separated list of names of dtbs to append when 1885 building a concatenated zImage-dtb. 1886 1887# Compressed boot loader in ROM. Yes, we really want to ask about 1888# TEXT and BSS so we preserve their values in the config files. 1889config ZBOOT_ROM_TEXT 1890 hex "Compressed ROM boot loader base address" 1891 default "0" 1892 help 1893 The physical address at which the ROM-able zImage is to be 1894 placed in the target. Platforms which normally make use of 1895 ROM-able zImage formats normally set this to a suitable 1896 value in their defconfig file. 1897 1898 If ZBOOT_ROM is not enabled, this has no effect. 1899 1900config ZBOOT_ROM_BSS 1901 hex "Compressed ROM boot loader BSS address" 1902 default "0" 1903 help 1904 The base address of an area of read/write memory in the target 1905 for the ROM-able zImage which must be available while the 1906 decompressor is running. It must be large enough to hold the 1907 entire decompressed kernel plus an additional 128 KiB. 1908 Platforms which normally make use of ROM-able zImage formats 1909 normally set this to a suitable value in their defconfig file. 1910 1911 If ZBOOT_ROM is not enabled, this has no effect. 1912 1913config ZBOOT_ROM 1914 bool "Compressed boot loader in ROM/flash" 1915 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS 1916 help 1917 Say Y here if you intend to execute your compressed kernel image 1918 (zImage) directly from ROM or flash. If unsure, say N. 1919 1920choice 1921 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)" 1922 depends on ZBOOT_ROM && ARCH_SH7372 1923 default ZBOOT_ROM_NONE 1924 help 1925 Include experimental SD/MMC loading code in the ROM-able zImage. 1926 With this enabled it is possible to write the ROM-able zImage 1927 kernel image to an MMC or SD card and boot the kernel straight 1928 from the reset vector. At reset the processor Mask ROM will load 1929 the first part of the ROM-able zImage which in turn loads the 1930 rest the kernel image to RAM. 1931 1932config ZBOOT_ROM_NONE 1933 bool "No SD/MMC loader in zImage (EXPERIMENTAL)" 1934 help 1935 Do not load image from SD or MMC 1936 1937config ZBOOT_ROM_MMCIF 1938 bool "Include MMCIF loader in zImage (EXPERIMENTAL)" 1939 help 1940 Load image from MMCIF hardware block. 1941 1942config ZBOOT_ROM_SH_MOBILE_SDHI 1943 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)" 1944 help 1945 Load image from SDHI hardware block 1946 1947endchoice 1948 1949config ARM_APPENDED_DTB 1950 bool "Use appended device tree blob to zImage (EXPERIMENTAL)" 1951 depends on OF && !ZBOOT_ROM 1952 help 1953 With this option, the boot code will look for a device tree binary 1954 (DTB) appended to zImage 1955 (e.g. cat zImage <filename>.dtb > zImage_w_dtb). 1956 1957 This is meant as a backward compatibility convenience for those 1958 systems with a bootloader that can't be upgraded to accommodate 1959 the documented boot protocol using a device tree. 1960 1961 Beware that there is very little in terms of protection against 1962 this option being confused by leftover garbage in memory that might 1963 look like a DTB header after a reboot if no actual DTB is appended 1964 to zImage. Do not leave this option active in a production kernel 1965 if you don't intend to always append a DTB. Proper passing of the 1966 location into r2 of a bootloader provided DTB is always preferable 1967 to this option. 1968 1969config ARM_ATAG_DTB_COMPAT 1970 bool "Supplement the appended DTB with traditional ATAG information" 1971 depends on ARM_APPENDED_DTB 1972 help 1973 Some old bootloaders can't be updated to a DTB capable one, yet 1974 they provide ATAGs with memory configuration, the ramdisk address, 1975 the kernel cmdline string, etc. Such information is dynamically 1976 provided by the bootloader and can't always be stored in a static 1977 DTB. To allow a device tree enabled kernel to be used with such 1978 bootloaders, this option allows zImage to extract the information 1979 from the ATAG list and store it at run time into the appended DTB. 1980 1981choice 1982 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT 1983 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1984 1985config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER 1986 bool "Use bootloader kernel arguments if available" 1987 help 1988 Uses the command-line options passed by the boot loader instead of 1989 the device tree bootargs property. If the boot loader doesn't provide 1990 any, the device tree bootargs property will be used. 1991 1992config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND 1993 bool "Extend with bootloader kernel arguments" 1994 help 1995 The command-line arguments provided by the boot loader will be 1996 appended to the the device tree bootargs property. 1997 1998endchoice 1999 2000config CMDLINE 2001 string "Default kernel command string" 2002 default "" 2003 help 2004 On some architectures (EBSA110 and CATS), there is currently no way 2005 for the boot loader to pass arguments to the kernel. For these 2006 architectures, you should supply some command-line options at build 2007 time by entering them here. As a minimum, you should specify the 2008 memory size and the root device (e.g., mem=64M root=/dev/nfs). 2009 2010choice 2011 prompt "Kernel command line type" if CMDLINE != "" 2012 default CMDLINE_FROM_BOOTLOADER 2013 depends on ATAGS 2014 2015config CMDLINE_FROM_BOOTLOADER 2016 bool "Use bootloader kernel arguments if available" 2017 help 2018 Uses the command-line options passed by the boot loader. If 2019 the boot loader doesn't provide any, the default kernel command 2020 string provided in CMDLINE will be used. 2021 2022config CMDLINE_EXTEND 2023 bool "Extend bootloader kernel arguments" 2024 help 2025 The command-line arguments provided by the boot loader will be 2026 appended to the default kernel command string. 2027 2028config CMDLINE_FORCE 2029 bool "Always use the default kernel command string" 2030 help 2031 Always use the default kernel command string, even if the boot 2032 loader passes other arguments to the kernel. 2033 This is useful if you cannot or don't want to change the 2034 command-line options your boot loader passes to the kernel. 2035endchoice 2036 2037config XIP_KERNEL 2038 bool "Kernel Execute-In-Place from ROM" 2039 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM 2040 help 2041 Execute-In-Place allows the kernel to run from non-volatile storage 2042 directly addressable by the CPU, such as NOR flash. This saves RAM 2043 space since the text section of the kernel is not loaded from flash 2044 to RAM. Read-write sections, such as the data section and stack, 2045 are still copied to RAM. The XIP kernel is not compressed since 2046 it has to run directly from flash, so it will take more space to 2047 store it. The flash address used to link the kernel object files, 2048 and for storing it, is configuration dependent. Therefore, if you 2049 say Y here, you must know the proper physical address where to 2050 store the kernel image depending on your own flash memory usage. 2051 2052 Also note that the make target becomes "make xipImage" rather than 2053 "make zImage" or "make Image". The final kernel binary to put in 2054 ROM memory will be arch/arm/boot/xipImage. 2055 2056 If unsure, say N. 2057 2058config XIP_PHYS_ADDR 2059 hex "XIP Kernel Physical Location" 2060 depends on XIP_KERNEL 2061 default "0x00080000" 2062 help 2063 This is the physical address in your flash memory the kernel will 2064 be linked for and stored to. This address is dependent on your 2065 own flash usage. 2066 2067config KEXEC 2068 bool "Kexec system call (EXPERIMENTAL)" 2069 depends on (!SMP || PM_SLEEP_SMP) 2070 help 2071 kexec is a system call that implements the ability to shutdown your 2072 current kernel, and to start another kernel. It is like a reboot 2073 but it is independent of the system firmware. And like a reboot 2074 you can start any kernel with it, not just Linux. 2075 2076 It is an ongoing process to be certain the hardware in a machine 2077 is properly shutdown, so do not be surprised if this code does not 2078 initially work for you. It may help to enable device hotplugging 2079 support. 2080 2081config ATAGS_PROC 2082 bool "Export atags in procfs" 2083 depends on ATAGS && KEXEC 2084 default y 2085 help 2086 Should the atags used to boot the kernel be exported in an "atags" 2087 file in procfs. Useful with kexec. 2088 2089config CRASH_DUMP 2090 bool "Build kdump crash kernel (EXPERIMENTAL)" 2091 help 2092 Generate crash dump after being started by kexec. This should 2093 be normally only set in special crash dump kernels which are 2094 loaded in the main kernel with kexec-tools into a specially 2095 reserved region and then later executed after a crash by 2096 kdump/kexec. The crash dump kernel must be compiled to a 2097 memory address not used by the main kernel 2098 2099 For more details see Documentation/kdump/kdump.txt 2100 2101config AUTO_ZRELADDR 2102 bool "Auto calculation of the decompressed kernel image address" 2103 depends on !ZBOOT_ROM && !ARCH_U300 2104 help 2105 ZRELADDR is the physical address where the decompressed kernel 2106 image will be placed. If AUTO_ZRELADDR is selected, the address 2107 will be determined at run-time by masking the current IP with 2108 0xf8000000. This assumes the zImage being placed in the first 128MB 2109 from start of memory. 2110 2111endmenu 2112 2113menu "CPU Power Management" 2114 2115if ARCH_HAS_CPUFREQ 2116source "drivers/cpufreq/Kconfig" 2117 2118config CPU_FREQ_S3C 2119 bool 2120 help 2121 Internal configuration node for common cpufreq on Samsung SoC 2122 2123config CPU_FREQ_S3C24XX 2124 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)" 2125 depends on ARCH_S3C24XX && CPU_FREQ 2126 select CPU_FREQ_S3C 2127 help 2128 This enables the CPUfreq driver for the Samsung S3C24XX family 2129 of CPUs. 2130 2131 For details, take a look at <file:Documentation/cpu-freq>. 2132 2133 If in doubt, say N. 2134 2135config CPU_FREQ_S3C24XX_PLL 2136 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)" 2137 depends on CPU_FREQ_S3C24XX 2138 help 2139 Compile in support for changing the PLL frequency from the 2140 S3C24XX series CPUfreq driver. The PLL takes time to settle 2141 after a frequency change, so by default it is not enabled. 2142 2143 This also means that the PLL tables for the selected CPU(s) will 2144 be built which may increase the size of the kernel image. 2145 2146config CPU_FREQ_S3C24XX_DEBUG 2147 bool "Debug CPUfreq Samsung driver core" 2148 depends on CPU_FREQ_S3C24XX 2149 help 2150 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core 2151 2152config CPU_FREQ_S3C24XX_IODEBUG 2153 bool "Debug CPUfreq Samsung driver IO timing" 2154 depends on CPU_FREQ_S3C24XX 2155 help 2156 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core 2157 2158config CPU_FREQ_S3C24XX_DEBUGFS 2159 bool "Export debugfs for CPUFreq" 2160 depends on CPU_FREQ_S3C24XX && DEBUG_FS 2161 help 2162 Export status information via debugfs. 2163 2164endif 2165 2166source "drivers/cpuidle/Kconfig" 2167 2168endmenu 2169 2170menu "Floating point emulation" 2171 2172comment "At least one emulation must be selected" 2173 2174config FPE_NWFPE 2175 bool "NWFPE math emulation" 2176 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL 2177 ---help--- 2178 Say Y to include the NWFPE floating point emulator in the kernel. 2179 This is necessary to run most binaries. Linux does not currently 2180 support floating point hardware so you need to say Y here even if 2181 your machine has an FPA or floating point co-processor podule. 2182 2183 You may say N here if you are going to load the Acorn FPEmulator 2184 early in the bootup. 2185 2186config FPE_NWFPE_XP 2187 bool "Support extended precision" 2188 depends on FPE_NWFPE 2189 help 2190 Say Y to include 80-bit support in the kernel floating-point 2191 emulator. Otherwise, only 32 and 64-bit support is compiled in. 2192 Note that gcc does not generate 80-bit operations by default, 2193 so in most cases this option only enlarges the size of the 2194 floating point emulator without any good reason. 2195 2196 You almost surely want to say N here. 2197 2198config FPE_FASTFPE 2199 bool "FastFPE math emulation (EXPERIMENTAL)" 2200 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 2201 ---help--- 2202 Say Y here to include the FAST floating point emulator in the kernel. 2203 This is an experimental much faster emulator which now also has full 2204 precision for the mantissa. It does not support any exceptions. 2205 It is very simple, and approximately 3-6 times faster than NWFPE. 2206 2207 It should be sufficient for most programs. It may be not suitable 2208 for scientific calculations, but you have to check this for yourself. 2209 If you do not feel you need a faster FP emulation you should better 2210 choose NWFPE. 2211 2212config VFP 2213 bool "VFP-format floating point maths" 2214 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON 2215 help 2216 Say Y to include VFP support code in the kernel. This is needed 2217 if your hardware includes a VFP unit. 2218 2219 Please see <file:Documentation/arm/VFP/release-notes.txt> for 2220 release notes and additional status information. 2221 2222 Say N if your target does not have VFP hardware. 2223 2224config VFPv3 2225 bool 2226 depends on VFP 2227 default y if CPU_V7 2228 2229config NEON 2230 bool "Advanced SIMD (NEON) Extension support" 2231 depends on VFPv3 && CPU_V7 2232 help 2233 Say Y to include support code for NEON, the ARMv7 Advanced SIMD 2234 Extension. 2235 2236config KERNEL_MODE_NEON 2237 bool "Support for NEON in kernel mode" 2238 default n 2239 depends on NEON 2240 help 2241 Say Y to include support for NEON in kernel mode. 2242 2243endmenu 2244 2245menu "Userspace binary formats" 2246 2247source "fs/Kconfig.binfmt" 2248 2249config ARTHUR 2250 tristate "RISC OS personality" 2251 depends on !AEABI 2252 help 2253 Say Y here to include the kernel code necessary if you want to run 2254 Acorn RISC OS/Arthur binaries under Linux. This code is still very 2255 experimental; if this sounds frightening, say N and sleep in peace. 2256 You can also say M here to compile this support as a module (which 2257 will be called arthur). 2258 2259endmenu 2260 2261menu "Power management options" 2262 2263source "kernel/power/Kconfig" 2264 2265config ARCH_SUSPEND_POSSIBLE 2266 depends on !ARCH_S5PC100 2267 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \ 2268 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK 2269 def_bool y 2270 2271config ARM_CPU_SUSPEND 2272 def_bool PM_SLEEP 2273 2274endmenu 2275 2276source "net/Kconfig" 2277 2278source "drivers/Kconfig" 2279 2280source "fs/Kconfig" 2281 2282source "arch/arm/Kconfig.debug" 2283 2284source "security/Kconfig" 2285 2286source "crypto/Kconfig" 2287 2288source "lib/Kconfig" 2289 2290source "arch/arm/kvm/Kconfig" 2291