• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * DA8XX/OMAP L1XX platform device data
3  *
4  * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
5  * Derived from code that was:
6  *	Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
7  *
8  * This program is free software; you can redistribute it and/or modify
9  * it under the terms of the GNU General Public License as published by
10  * the Free Software Foundation; either version 2 of the License, or
11  * (at your option) any later version.
12  */
13 #include <linux/init.h>
14 #include <linux/platform_device.h>
15 #include <linux/dma-contiguous.h>
16 #include <linux/serial_8250.h>
17 #include <linux/ahci_platform.h>
18 #include <linux/clk.h>
19 
20 #include <mach/cputype.h>
21 #include <mach/common.h>
22 #include <mach/time.h>
23 #include <mach/da8xx.h>
24 #include <mach/cpuidle.h>
25 #include <mach/sram.h>
26 
27 #include "clock.h"
28 #include "asp.h"
29 
30 #define DA8XX_TPCC_BASE			0x01c00000
31 #define DA8XX_TPTC0_BASE		0x01c08000
32 #define DA8XX_TPTC1_BASE		0x01c08400
33 #define DA8XX_WDOG_BASE			0x01c21000 /* DA8XX_TIMER64P1_BASE */
34 #define DA8XX_I2C0_BASE			0x01c22000
35 #define DA8XX_RTC_BASE			0x01c23000
36 #define DA8XX_PRUSS_MEM_BASE		0x01c30000
37 #define DA8XX_MMCSD0_BASE		0x01c40000
38 #define DA8XX_SPI0_BASE			0x01c41000
39 #define DA830_SPI1_BASE			0x01e12000
40 #define DA8XX_LCD_CNTRL_BASE		0x01e13000
41 #define DA850_SATA_BASE			0x01e18000
42 #define DA850_MMCSD1_BASE		0x01e1b000
43 #define DA8XX_EMAC_CPPI_PORT_BASE	0x01e20000
44 #define DA8XX_EMAC_CPGMACSS_BASE	0x01e22000
45 #define DA8XX_EMAC_CPGMAC_BASE		0x01e23000
46 #define DA8XX_EMAC_MDIO_BASE		0x01e24000
47 #define DA8XX_I2C1_BASE			0x01e28000
48 #define DA850_TPCC1_BASE		0x01e30000
49 #define DA850_TPTC2_BASE		0x01e38000
50 #define DA850_SPI1_BASE			0x01f0e000
51 #define DA8XX_DDR2_CTL_BASE		0xb0000000
52 
53 #define DA8XX_EMAC_CTRL_REG_OFFSET	0x3000
54 #define DA8XX_EMAC_MOD_REG_OFFSET	0x2000
55 #define DA8XX_EMAC_RAM_OFFSET		0x0000
56 #define DA8XX_EMAC_CTRL_RAM_SIZE	SZ_8K
57 
58 #define DA8XX_DMA_SPI0_RX	EDMA_CTLR_CHAN(0, 14)
59 #define DA8XX_DMA_SPI0_TX	EDMA_CTLR_CHAN(0, 15)
60 #define DA8XX_DMA_MMCSD0_RX	EDMA_CTLR_CHAN(0, 16)
61 #define DA8XX_DMA_MMCSD0_TX	EDMA_CTLR_CHAN(0, 17)
62 #define DA8XX_DMA_SPI1_RX	EDMA_CTLR_CHAN(0, 18)
63 #define DA8XX_DMA_SPI1_TX	EDMA_CTLR_CHAN(0, 19)
64 #define DA850_DMA_MMCSD1_RX	EDMA_CTLR_CHAN(1, 28)
65 #define DA850_DMA_MMCSD1_TX	EDMA_CTLR_CHAN(1, 29)
66 
67 void __iomem *da8xx_syscfg0_base;
68 void __iomem *da8xx_syscfg1_base;
69 
70 static struct plat_serial8250_port da8xx_serial_pdata[] = {
71 	{
72 		.mapbase	= DA8XX_UART0_BASE,
73 		.irq		= IRQ_DA8XX_UARTINT0,
74 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
75 					UPF_IOREMAP,
76 		.iotype		= UPIO_MEM,
77 		.regshift	= 2,
78 	},
79 	{
80 		.mapbase	= DA8XX_UART1_BASE,
81 		.irq		= IRQ_DA8XX_UARTINT1,
82 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
83 					UPF_IOREMAP,
84 		.iotype		= UPIO_MEM,
85 		.regshift	= 2,
86 	},
87 	{
88 		.mapbase	= DA8XX_UART2_BASE,
89 		.irq		= IRQ_DA8XX_UARTINT2,
90 		.flags		= UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
91 					UPF_IOREMAP,
92 		.iotype		= UPIO_MEM,
93 		.regshift	= 2,
94 	},
95 	{
96 		.flags	= 0,
97 	},
98 };
99 
100 struct platform_device da8xx_serial_device = {
101 	.name	= "serial8250",
102 	.id	= PLAT8250_DEV_PLATFORM,
103 	.dev	= {
104 		.platform_data	= da8xx_serial_pdata,
105 	},
106 };
107 
108 static const s8 da8xx_queue_tc_mapping[][2] = {
109 	/* {event queue no, TC no} */
110 	{0, 0},
111 	{1, 1},
112 	{-1, -1}
113 };
114 
115 static const s8 da8xx_queue_priority_mapping[][2] = {
116 	/* {event queue no, Priority} */
117 	{0, 3},
118 	{1, 7},
119 	{-1, -1}
120 };
121 
122 static const s8 da850_queue_tc_mapping[][2] = {
123 	/* {event queue no, TC no} */
124 	{0, 0},
125 	{-1, -1}
126 };
127 
128 static const s8 da850_queue_priority_mapping[][2] = {
129 	/* {event queue no, Priority} */
130 	{0, 3},
131 	{-1, -1}
132 };
133 
134 static struct edma_soc_info da830_edma_cc0_info = {
135 	.n_channel		= 32,
136 	.n_region		= 4,
137 	.n_slot			= 128,
138 	.n_tc			= 2,
139 	.n_cc			= 1,
140 	.queue_tc_mapping	= da8xx_queue_tc_mapping,
141 	.queue_priority_mapping	= da8xx_queue_priority_mapping,
142 	.default_queue		= EVENTQ_1,
143 };
144 
145 static struct edma_soc_info *da830_edma_info[EDMA_MAX_CC] = {
146 	&da830_edma_cc0_info,
147 };
148 
149 static struct edma_soc_info da850_edma_cc_info[] = {
150 	{
151 		.n_channel		= 32,
152 		.n_region		= 4,
153 		.n_slot			= 128,
154 		.n_tc			= 2,
155 		.n_cc			= 1,
156 		.queue_tc_mapping	= da8xx_queue_tc_mapping,
157 		.queue_priority_mapping	= da8xx_queue_priority_mapping,
158 		.default_queue		= EVENTQ_1,
159 	},
160 	{
161 		.n_channel		= 32,
162 		.n_region		= 4,
163 		.n_slot			= 128,
164 		.n_tc			= 1,
165 		.n_cc			= 1,
166 		.queue_tc_mapping	= da850_queue_tc_mapping,
167 		.queue_priority_mapping	= da850_queue_priority_mapping,
168 		.default_queue		= EVENTQ_0,
169 	},
170 };
171 
172 static struct edma_soc_info *da850_edma_info[EDMA_MAX_CC] = {
173 	&da850_edma_cc_info[0],
174 	&da850_edma_cc_info[1],
175 };
176 
177 static struct resource da830_edma_resources[] = {
178 	{
179 		.name	= "edma_cc0",
180 		.start	= DA8XX_TPCC_BASE,
181 		.end	= DA8XX_TPCC_BASE + SZ_32K - 1,
182 		.flags	= IORESOURCE_MEM,
183 	},
184 	{
185 		.name	= "edma_tc0",
186 		.start	= DA8XX_TPTC0_BASE,
187 		.end	= DA8XX_TPTC0_BASE + SZ_1K - 1,
188 		.flags	= IORESOURCE_MEM,
189 	},
190 	{
191 		.name	= "edma_tc1",
192 		.start	= DA8XX_TPTC1_BASE,
193 		.end	= DA8XX_TPTC1_BASE + SZ_1K - 1,
194 		.flags	= IORESOURCE_MEM,
195 	},
196 	{
197 		.name	= "edma0",
198 		.start	= IRQ_DA8XX_CCINT0,
199 		.flags	= IORESOURCE_IRQ,
200 	},
201 	{
202 		.name	= "edma0_err",
203 		.start	= IRQ_DA8XX_CCERRINT,
204 		.flags	= IORESOURCE_IRQ,
205 	},
206 };
207 
208 static struct resource da850_edma_resources[] = {
209 	{
210 		.name	= "edma_cc0",
211 		.start	= DA8XX_TPCC_BASE,
212 		.end	= DA8XX_TPCC_BASE + SZ_32K - 1,
213 		.flags	= IORESOURCE_MEM,
214 	},
215 	{
216 		.name	= "edma_tc0",
217 		.start	= DA8XX_TPTC0_BASE,
218 		.end	= DA8XX_TPTC0_BASE + SZ_1K - 1,
219 		.flags	= IORESOURCE_MEM,
220 	},
221 	{
222 		.name	= "edma_tc1",
223 		.start	= DA8XX_TPTC1_BASE,
224 		.end	= DA8XX_TPTC1_BASE + SZ_1K - 1,
225 		.flags	= IORESOURCE_MEM,
226 	},
227 	{
228 		.name	= "edma_cc1",
229 		.start	= DA850_TPCC1_BASE,
230 		.end	= DA850_TPCC1_BASE + SZ_32K - 1,
231 		.flags	= IORESOURCE_MEM,
232 	},
233 	{
234 		.name	= "edma_tc2",
235 		.start	= DA850_TPTC2_BASE,
236 		.end	= DA850_TPTC2_BASE + SZ_1K - 1,
237 		.flags	= IORESOURCE_MEM,
238 	},
239 	{
240 		.name	= "edma0",
241 		.start	= IRQ_DA8XX_CCINT0,
242 		.flags	= IORESOURCE_IRQ,
243 	},
244 	{
245 		.name	= "edma0_err",
246 		.start	= IRQ_DA8XX_CCERRINT,
247 		.flags	= IORESOURCE_IRQ,
248 	},
249 	{
250 		.name	= "edma1",
251 		.start	= IRQ_DA850_CCINT1,
252 		.flags	= IORESOURCE_IRQ,
253 	},
254 	{
255 		.name	= "edma1_err",
256 		.start	= IRQ_DA850_CCERRINT1,
257 		.flags	= IORESOURCE_IRQ,
258 	},
259 };
260 
261 static struct platform_device da830_edma_device = {
262 	.name		= "edma",
263 	.id		= -1,
264 	.dev = {
265 		.platform_data = da830_edma_info,
266 	},
267 	.num_resources	= ARRAY_SIZE(da830_edma_resources),
268 	.resource	= da830_edma_resources,
269 };
270 
271 static struct platform_device da850_edma_device = {
272 	.name		= "edma",
273 	.id		= -1,
274 	.dev = {
275 		.platform_data = da850_edma_info,
276 	},
277 	.num_resources	= ARRAY_SIZE(da850_edma_resources),
278 	.resource	= da850_edma_resources,
279 };
280 
da830_register_edma(struct edma_rsv_info * rsv)281 int __init da830_register_edma(struct edma_rsv_info *rsv)
282 {
283 	da830_edma_cc0_info.rsv = rsv;
284 
285 	return platform_device_register(&da830_edma_device);
286 }
287 
da850_register_edma(struct edma_rsv_info * rsv[2])288 int __init da850_register_edma(struct edma_rsv_info *rsv[2])
289 {
290 	if (rsv) {
291 		da850_edma_cc_info[0].rsv = rsv[0];
292 		da850_edma_cc_info[1].rsv = rsv[1];
293 	}
294 
295 	return platform_device_register(&da850_edma_device);
296 }
297 
298 static struct resource da8xx_i2c_resources0[] = {
299 	{
300 		.start	= DA8XX_I2C0_BASE,
301 		.end	= DA8XX_I2C0_BASE + SZ_4K - 1,
302 		.flags	= IORESOURCE_MEM,
303 	},
304 	{
305 		.start	= IRQ_DA8XX_I2CINT0,
306 		.end	= IRQ_DA8XX_I2CINT0,
307 		.flags	= IORESOURCE_IRQ,
308 	},
309 };
310 
311 static struct platform_device da8xx_i2c_device0 = {
312 	.name		= "i2c_davinci",
313 	.id		= 1,
314 	.num_resources	= ARRAY_SIZE(da8xx_i2c_resources0),
315 	.resource	= da8xx_i2c_resources0,
316 };
317 
318 static struct resource da8xx_i2c_resources1[] = {
319 	{
320 		.start	= DA8XX_I2C1_BASE,
321 		.end	= DA8XX_I2C1_BASE + SZ_4K - 1,
322 		.flags	= IORESOURCE_MEM,
323 	},
324 	{
325 		.start	= IRQ_DA8XX_I2CINT1,
326 		.end	= IRQ_DA8XX_I2CINT1,
327 		.flags	= IORESOURCE_IRQ,
328 	},
329 };
330 
331 static struct platform_device da8xx_i2c_device1 = {
332 	.name		= "i2c_davinci",
333 	.id		= 2,
334 	.num_resources	= ARRAY_SIZE(da8xx_i2c_resources1),
335 	.resource	= da8xx_i2c_resources1,
336 };
337 
da8xx_register_i2c(int instance,struct davinci_i2c_platform_data * pdata)338 int __init da8xx_register_i2c(int instance,
339 		struct davinci_i2c_platform_data *pdata)
340 {
341 	struct platform_device *pdev;
342 
343 	if (instance == 0)
344 		pdev = &da8xx_i2c_device0;
345 	else if (instance == 1)
346 		pdev = &da8xx_i2c_device1;
347 	else
348 		return -EINVAL;
349 
350 	pdev->dev.platform_data = pdata;
351 	return platform_device_register(pdev);
352 }
353 
354 static struct resource da8xx_watchdog_resources[] = {
355 	{
356 		.start	= DA8XX_WDOG_BASE,
357 		.end	= DA8XX_WDOG_BASE + SZ_4K - 1,
358 		.flags	= IORESOURCE_MEM,
359 	},
360 };
361 
362 static struct platform_device da8xx_wdt_device = {
363 	.name		= "watchdog",
364 	.id		= -1,
365 	.num_resources	= ARRAY_SIZE(da8xx_watchdog_resources),
366 	.resource	= da8xx_watchdog_resources,
367 };
368 
da8xx_restart(char mode,const char * cmd)369 void da8xx_restart(char mode, const char *cmd)
370 {
371 	struct device *dev;
372 
373 	dev = bus_find_device_by_name(&platform_bus_type, NULL, "watchdog");
374 	if (!dev) {
375 		pr_err("%s: failed to find watchdog device\n", __func__);
376 		return;
377 	}
378 
379 	davinci_watchdog_reset(to_platform_device(dev));
380 }
381 
da8xx_register_watchdog(void)382 int __init da8xx_register_watchdog(void)
383 {
384 	return platform_device_register(&da8xx_wdt_device);
385 }
386 
387 static struct resource da8xx_emac_resources[] = {
388 	{
389 		.start	= DA8XX_EMAC_CPPI_PORT_BASE,
390 		.end	= DA8XX_EMAC_CPPI_PORT_BASE + SZ_16K - 1,
391 		.flags	= IORESOURCE_MEM,
392 	},
393 	{
394 		.start	= IRQ_DA8XX_C0_RX_THRESH_PULSE,
395 		.end	= IRQ_DA8XX_C0_RX_THRESH_PULSE,
396 		.flags	= IORESOURCE_IRQ,
397 	},
398 	{
399 		.start	= IRQ_DA8XX_C0_RX_PULSE,
400 		.end	= IRQ_DA8XX_C0_RX_PULSE,
401 		.flags	= IORESOURCE_IRQ,
402 	},
403 	{
404 		.start	= IRQ_DA8XX_C0_TX_PULSE,
405 		.end	= IRQ_DA8XX_C0_TX_PULSE,
406 		.flags	= IORESOURCE_IRQ,
407 	},
408 	{
409 		.start	= IRQ_DA8XX_C0_MISC_PULSE,
410 		.end	= IRQ_DA8XX_C0_MISC_PULSE,
411 		.flags	= IORESOURCE_IRQ,
412 	},
413 };
414 
415 struct emac_platform_data da8xx_emac_pdata = {
416 	.ctrl_reg_offset	= DA8XX_EMAC_CTRL_REG_OFFSET,
417 	.ctrl_mod_reg_offset	= DA8XX_EMAC_MOD_REG_OFFSET,
418 	.ctrl_ram_offset	= DA8XX_EMAC_RAM_OFFSET,
419 	.ctrl_ram_size		= DA8XX_EMAC_CTRL_RAM_SIZE,
420 	.version		= EMAC_VERSION_2,
421 };
422 
423 static struct platform_device da8xx_emac_device = {
424 	.name		= "davinci_emac",
425 	.id		= 1,
426 	.dev = {
427 		.platform_data	= &da8xx_emac_pdata,
428 	},
429 	.num_resources	= ARRAY_SIZE(da8xx_emac_resources),
430 	.resource	= da8xx_emac_resources,
431 };
432 
433 static struct resource da8xx_mdio_resources[] = {
434 	{
435 		.start	= DA8XX_EMAC_MDIO_BASE,
436 		.end	= DA8XX_EMAC_MDIO_BASE + SZ_4K - 1,
437 		.flags	= IORESOURCE_MEM,
438 	},
439 };
440 
441 static struct platform_device da8xx_mdio_device = {
442 	.name		= "davinci_mdio",
443 	.id		= 0,
444 	.num_resources	= ARRAY_SIZE(da8xx_mdio_resources),
445 	.resource	= da8xx_mdio_resources,
446 };
447 
da8xx_register_emac(void)448 int __init da8xx_register_emac(void)
449 {
450 	int ret;
451 
452 	ret = platform_device_register(&da8xx_mdio_device);
453 	if (ret < 0)
454 		return ret;
455 	ret = platform_device_register(&da8xx_emac_device);
456 	if (ret < 0)
457 		return ret;
458 	ret = clk_add_alias(NULL, dev_name(&da8xx_mdio_device.dev),
459 			    NULL, &da8xx_emac_device.dev);
460 	return ret;
461 }
462 
463 static struct resource da830_mcasp1_resources[] = {
464 	{
465 		.name	= "mcasp1",
466 		.start	= DAVINCI_DA830_MCASP1_REG_BASE,
467 		.end	= DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
468 		.flags	= IORESOURCE_MEM,
469 	},
470 	/* TX event */
471 	{
472 		.start	= DAVINCI_DA830_DMA_MCASP1_AXEVT,
473 		.end	= DAVINCI_DA830_DMA_MCASP1_AXEVT,
474 		.flags	= IORESOURCE_DMA,
475 	},
476 	/* RX event */
477 	{
478 		.start	= DAVINCI_DA830_DMA_MCASP1_AREVT,
479 		.end	= DAVINCI_DA830_DMA_MCASP1_AREVT,
480 		.flags	= IORESOURCE_DMA,
481 	},
482 };
483 
484 static struct platform_device da830_mcasp1_device = {
485 	.name		= "davinci-mcasp",
486 	.id		= 1,
487 	.num_resources	= ARRAY_SIZE(da830_mcasp1_resources),
488 	.resource	= da830_mcasp1_resources,
489 };
490 
491 static struct resource da850_mcasp_resources[] = {
492 	{
493 		.name	= "mcasp",
494 		.start	= DAVINCI_DA8XX_MCASP0_REG_BASE,
495 		.end	= DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
496 		.flags	= IORESOURCE_MEM,
497 	},
498 	/* TX event */
499 	{
500 		.start	= DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
501 		.end	= DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
502 		.flags	= IORESOURCE_DMA,
503 	},
504 	/* RX event */
505 	{
506 		.start	= DAVINCI_DA8XX_DMA_MCASP0_AREVT,
507 		.end	= DAVINCI_DA8XX_DMA_MCASP0_AREVT,
508 		.flags	= IORESOURCE_DMA,
509 	},
510 };
511 
512 static struct platform_device da850_mcasp_device = {
513 	.name		= "davinci-mcasp",
514 	.id		= 0,
515 	.num_resources	= ARRAY_SIZE(da850_mcasp_resources),
516 	.resource	= da850_mcasp_resources,
517 };
518 
da8xx_register_mcasp(int id,struct snd_platform_data * pdata)519 void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
520 {
521 	/* DA830/OMAP-L137 has 3 instances of McASP */
522 	if (cpu_is_davinci_da830() && id == 1) {
523 		da830_mcasp1_device.dev.platform_data = pdata;
524 		platform_device_register(&da830_mcasp1_device);
525 	} else if (cpu_is_davinci_da850()) {
526 		da850_mcasp_device.dev.platform_data = pdata;
527 		platform_device_register(&da850_mcasp_device);
528 	}
529 }
530 
531 static struct resource da8xx_pruss_resources[] = {
532 	{
533 		.start	= DA8XX_PRUSS_MEM_BASE,
534 		.end	= DA8XX_PRUSS_MEM_BASE + 0xFFFF,
535 		.flags	= IORESOURCE_MEM,
536 	},
537 	{
538 		.start	= IRQ_DA8XX_EVTOUT0,
539 		.end	= IRQ_DA8XX_EVTOUT0,
540 		.flags	= IORESOURCE_IRQ,
541 	},
542 	{
543 		.start	= IRQ_DA8XX_EVTOUT1,
544 		.end	= IRQ_DA8XX_EVTOUT1,
545 		.flags	= IORESOURCE_IRQ,
546 	},
547 	{
548 		.start	= IRQ_DA8XX_EVTOUT2,
549 		.end	= IRQ_DA8XX_EVTOUT2,
550 		.flags	= IORESOURCE_IRQ,
551 	},
552 	{
553 		.start	= IRQ_DA8XX_EVTOUT3,
554 		.end	= IRQ_DA8XX_EVTOUT3,
555 		.flags	= IORESOURCE_IRQ,
556 	},
557 	{
558 		.start	= IRQ_DA8XX_EVTOUT4,
559 		.end	= IRQ_DA8XX_EVTOUT4,
560 		.flags	= IORESOURCE_IRQ,
561 	},
562 	{
563 		.start	= IRQ_DA8XX_EVTOUT5,
564 		.end	= IRQ_DA8XX_EVTOUT5,
565 		.flags	= IORESOURCE_IRQ,
566 	},
567 	{
568 		.start	= IRQ_DA8XX_EVTOUT6,
569 		.end	= IRQ_DA8XX_EVTOUT6,
570 		.flags	= IORESOURCE_IRQ,
571 	},
572 	{
573 		.start	= IRQ_DA8XX_EVTOUT7,
574 		.end	= IRQ_DA8XX_EVTOUT7,
575 		.flags	= IORESOURCE_IRQ,
576 	},
577 };
578 
579 static struct uio_pruss_pdata da8xx_uio_pruss_pdata = {
580 	.pintc_base	= 0x4000,
581 };
582 
583 static struct platform_device da8xx_uio_pruss_dev = {
584 	.name		= "pruss_uio",
585 	.id		= -1,
586 	.num_resources	= ARRAY_SIZE(da8xx_pruss_resources),
587 	.resource	= da8xx_pruss_resources,
588 	.dev		= {
589 		.coherent_dma_mask	= DMA_BIT_MASK(32),
590 		.platform_data		= &da8xx_uio_pruss_pdata,
591 	}
592 };
593 
da8xx_register_uio_pruss(void)594 int __init da8xx_register_uio_pruss(void)
595 {
596 	da8xx_uio_pruss_pdata.sram_pool = sram_get_gen_pool();
597 	return platform_device_register(&da8xx_uio_pruss_dev);
598 }
599 
600 static struct lcd_ctrl_config lcd_cfg = {
601 	.panel_shade		= COLOR_ACTIVE,
602 	.bpp			= 16,
603 };
604 
605 struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
606 	.manu_name		= "sharp",
607 	.controller_data	= &lcd_cfg,
608 	.type			= "Sharp_LCD035Q3DG01",
609 };
610 
611 struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
612 	.manu_name		= "sharp",
613 	.controller_data	= &lcd_cfg,
614 	.type			= "Sharp_LK043T1DG01",
615 };
616 
617 static struct resource da8xx_lcdc_resources[] = {
618 	[0] = { /* registers */
619 		.start  = DA8XX_LCD_CNTRL_BASE,
620 		.end    = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
621 		.flags  = IORESOURCE_MEM,
622 	},
623 	[1] = { /* interrupt */
624 		.start  = IRQ_DA8XX_LCDINT,
625 		.end    = IRQ_DA8XX_LCDINT,
626 		.flags  = IORESOURCE_IRQ,
627 	},
628 };
629 
630 static struct platform_device da8xx_lcdc_device = {
631 	.name		= "da8xx_lcdc",
632 	.id		= 0,
633 	.num_resources	= ARRAY_SIZE(da8xx_lcdc_resources),
634 	.resource	= da8xx_lcdc_resources,
635 };
636 
da8xx_register_lcdc(struct da8xx_lcdc_platform_data * pdata)637 int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
638 {
639 	da8xx_lcdc_device.dev.platform_data = pdata;
640 	return platform_device_register(&da8xx_lcdc_device);
641 }
642 
643 static struct resource da8xx_mmcsd0_resources[] = {
644 	{		/* registers */
645 		.start	= DA8XX_MMCSD0_BASE,
646 		.end	= DA8XX_MMCSD0_BASE + SZ_4K - 1,
647 		.flags	= IORESOURCE_MEM,
648 	},
649 	{		/* interrupt */
650 		.start	= IRQ_DA8XX_MMCSDINT0,
651 		.end	= IRQ_DA8XX_MMCSDINT0,
652 		.flags	= IORESOURCE_IRQ,
653 	},
654 	{		/* DMA RX */
655 		.start	= DA8XX_DMA_MMCSD0_RX,
656 		.end	= DA8XX_DMA_MMCSD0_RX,
657 		.flags	= IORESOURCE_DMA,
658 	},
659 	{		/* DMA TX */
660 		.start	= DA8XX_DMA_MMCSD0_TX,
661 		.end	= DA8XX_DMA_MMCSD0_TX,
662 		.flags	= IORESOURCE_DMA,
663 	},
664 };
665 
666 static struct platform_device da8xx_mmcsd0_device = {
667 	.name		= "da830-mmc",
668 	.id		= 0,
669 	.num_resources	= ARRAY_SIZE(da8xx_mmcsd0_resources),
670 	.resource	= da8xx_mmcsd0_resources,
671 };
672 
da8xx_register_mmcsd0(struct davinci_mmc_config * config)673 int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
674 {
675 	da8xx_mmcsd0_device.dev.platform_data = config;
676 	return platform_device_register(&da8xx_mmcsd0_device);
677 }
678 
679 #ifdef CONFIG_ARCH_DAVINCI_DA850
680 static struct resource da850_mmcsd1_resources[] = {
681 	{		/* registers */
682 		.start	= DA850_MMCSD1_BASE,
683 		.end	= DA850_MMCSD1_BASE + SZ_4K - 1,
684 		.flags	= IORESOURCE_MEM,
685 	},
686 	{		/* interrupt */
687 		.start	= IRQ_DA850_MMCSDINT0_1,
688 		.end	= IRQ_DA850_MMCSDINT0_1,
689 		.flags	= IORESOURCE_IRQ,
690 	},
691 	{		/* DMA RX */
692 		.start	= DA850_DMA_MMCSD1_RX,
693 		.end	= DA850_DMA_MMCSD1_RX,
694 		.flags	= IORESOURCE_DMA,
695 	},
696 	{		/* DMA TX */
697 		.start	= DA850_DMA_MMCSD1_TX,
698 		.end	= DA850_DMA_MMCSD1_TX,
699 		.flags	= IORESOURCE_DMA,
700 	},
701 };
702 
703 static struct platform_device da850_mmcsd1_device = {
704 	.name		= "da830-mmc",
705 	.id		= 1,
706 	.num_resources	= ARRAY_SIZE(da850_mmcsd1_resources),
707 	.resource	= da850_mmcsd1_resources,
708 };
709 
da850_register_mmcsd1(struct davinci_mmc_config * config)710 int __init da850_register_mmcsd1(struct davinci_mmc_config *config)
711 {
712 	da850_mmcsd1_device.dev.platform_data = config;
713 	return platform_device_register(&da850_mmcsd1_device);
714 }
715 #endif
716 
717 static struct resource da8xx_rproc_resources[] = {
718 	{ /* DSP boot address */
719 		.start		= DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG,
720 		.end		= DA8XX_SYSCFG0_BASE + DA8XX_HOST1CFG_REG + 3,
721 		.flags		= IORESOURCE_MEM,
722 	},
723 	{ /* DSP interrupt registers */
724 		.start		= DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG,
725 		.end		= DA8XX_SYSCFG0_BASE + DA8XX_CHIPSIG_REG + 7,
726 		.flags		= IORESOURCE_MEM,
727 	},
728 	{ /* dsp irq */
729 		.start		= IRQ_DA8XX_CHIPINT0,
730 		.end		= IRQ_DA8XX_CHIPINT0,
731 		.flags		= IORESOURCE_IRQ,
732 	},
733 };
734 
735 static struct platform_device da8xx_dsp = {
736 	.name	= "davinci-rproc",
737 	.dev	= {
738 		.coherent_dma_mask	= DMA_BIT_MASK(32),
739 	},
740 	.num_resources	= ARRAY_SIZE(da8xx_rproc_resources),
741 	.resource	= da8xx_rproc_resources,
742 };
743 
744 #if IS_ENABLED(CONFIG_DA8XX_REMOTEPROC)
745 
746 static phys_addr_t rproc_base __initdata;
747 static unsigned long rproc_size __initdata;
748 
early_rproc_mem(char * p)749 static int __init early_rproc_mem(char *p)
750 {
751 	char *endp;
752 
753 	if (p == NULL)
754 		return 0;
755 
756 	rproc_size = memparse(p, &endp);
757 	if (*endp == '@')
758 		rproc_base = memparse(endp + 1, NULL);
759 
760 	return 0;
761 }
762 early_param("rproc_mem", early_rproc_mem);
763 
da8xx_rproc_reserve_cma(void)764 void __init da8xx_rproc_reserve_cma(void)
765 {
766 	int ret;
767 
768 	if (!rproc_base || !rproc_size) {
769 		pr_err("%s: 'rproc_mem=nn@address' badly specified\n"
770 		       "    'nn' and 'address' must both be non-zero\n",
771 		       __func__);
772 
773 		return;
774 	}
775 
776 	pr_info("%s: reserving 0x%lx @ 0x%lx...\n",
777 		__func__, rproc_size, (unsigned long)rproc_base);
778 
779 	ret = dma_declare_contiguous(&da8xx_dsp.dev, rproc_size, rproc_base, 0);
780 	if (ret)
781 		pr_err("%s: dma_declare_contiguous failed %d\n", __func__, ret);
782 }
783 
784 #else
785 
da8xx_rproc_reserve_cma(void)786 void __init da8xx_rproc_reserve_cma(void)
787 {
788 }
789 
790 #endif
791 
da8xx_register_rproc(void)792 int __init da8xx_register_rproc(void)
793 {
794 	int ret;
795 
796 	ret = platform_device_register(&da8xx_dsp);
797 	if (ret)
798 		pr_err("%s: can't register DSP device: %d\n", __func__, ret);
799 
800 	return ret;
801 };
802 
803 static struct resource da8xx_rtc_resources[] = {
804 	{
805 		.start		= DA8XX_RTC_BASE,
806 		.end		= DA8XX_RTC_BASE + SZ_4K - 1,
807 		.flags		= IORESOURCE_MEM,
808 	},
809 	{ /* timer irq */
810 		.start		= IRQ_DA8XX_RTC,
811 		.end		= IRQ_DA8XX_RTC,
812 		.flags		= IORESOURCE_IRQ,
813 	},
814 	{ /* alarm irq */
815 		.start		= IRQ_DA8XX_RTC,
816 		.end		= IRQ_DA8XX_RTC,
817 		.flags		= IORESOURCE_IRQ,
818 	},
819 };
820 
821 static struct platform_device da8xx_rtc_device = {
822 	.name           = "da830-rtc",
823 	.id             = -1,
824 	.num_resources	= ARRAY_SIZE(da8xx_rtc_resources),
825 	.resource	= da8xx_rtc_resources,
826 };
827 
da8xx_register_rtc(void)828 int da8xx_register_rtc(void)
829 {
830 	int ret;
831 
832 	ret = platform_device_register(&da8xx_rtc_device);
833 	if (!ret)
834 		/* Atleast on DA850, RTC is a wakeup source */
835 		device_init_wakeup(&da8xx_rtc_device.dev, true);
836 
837 	return ret;
838 }
839 
840 static void __iomem *da8xx_ddr2_ctlr_base;
da8xx_get_mem_ctlr(void)841 void __iomem * __init da8xx_get_mem_ctlr(void)
842 {
843 	if (da8xx_ddr2_ctlr_base)
844 		return da8xx_ddr2_ctlr_base;
845 
846 	da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
847 	if (!da8xx_ddr2_ctlr_base)
848 		pr_warn("%s: Unable to map DDR2 controller", __func__);
849 
850 	return da8xx_ddr2_ctlr_base;
851 }
852 
853 static struct resource da8xx_cpuidle_resources[] = {
854 	{
855 		.start		= DA8XX_DDR2_CTL_BASE,
856 		.end		= DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
857 		.flags		= IORESOURCE_MEM,
858 	},
859 };
860 
861 /* DA8XX devices support DDR2 power down */
862 static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
863 	.ddr2_pdown	= 1,
864 };
865 
866 
867 static struct platform_device da8xx_cpuidle_device = {
868 	.name			= "cpuidle-davinci",
869 	.num_resources		= ARRAY_SIZE(da8xx_cpuidle_resources),
870 	.resource		= da8xx_cpuidle_resources,
871 	.dev = {
872 		.platform_data	= &da8xx_cpuidle_pdata,
873 	},
874 };
875 
da8xx_register_cpuidle(void)876 int __init da8xx_register_cpuidle(void)
877 {
878 	da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
879 
880 	return platform_device_register(&da8xx_cpuidle_device);
881 }
882 
883 static struct resource da8xx_spi0_resources[] = {
884 	[0] = {
885 		.start	= DA8XX_SPI0_BASE,
886 		.end	= DA8XX_SPI0_BASE + SZ_4K - 1,
887 		.flags	= IORESOURCE_MEM,
888 	},
889 	[1] = {
890 		.start	= IRQ_DA8XX_SPINT0,
891 		.end	= IRQ_DA8XX_SPINT0,
892 		.flags	= IORESOURCE_IRQ,
893 	},
894 	[2] = {
895 		.start	= DA8XX_DMA_SPI0_RX,
896 		.end	= DA8XX_DMA_SPI0_RX,
897 		.flags	= IORESOURCE_DMA,
898 	},
899 	[3] = {
900 		.start	= DA8XX_DMA_SPI0_TX,
901 		.end	= DA8XX_DMA_SPI0_TX,
902 		.flags	= IORESOURCE_DMA,
903 	},
904 };
905 
906 static struct resource da8xx_spi1_resources[] = {
907 	[0] = {
908 		.start	= DA830_SPI1_BASE,
909 		.end	= DA830_SPI1_BASE + SZ_4K - 1,
910 		.flags	= IORESOURCE_MEM,
911 	},
912 	[1] = {
913 		.start	= IRQ_DA8XX_SPINT1,
914 		.end	= IRQ_DA8XX_SPINT1,
915 		.flags	= IORESOURCE_IRQ,
916 	},
917 	[2] = {
918 		.start	= DA8XX_DMA_SPI1_RX,
919 		.end	= DA8XX_DMA_SPI1_RX,
920 		.flags	= IORESOURCE_DMA,
921 	},
922 	[3] = {
923 		.start	= DA8XX_DMA_SPI1_TX,
924 		.end	= DA8XX_DMA_SPI1_TX,
925 		.flags	= IORESOURCE_DMA,
926 	},
927 };
928 
929 static struct davinci_spi_platform_data da8xx_spi_pdata[] = {
930 	[0] = {
931 		.version	= SPI_VERSION_2,
932 		.intr_line	= 1,
933 		.dma_event_q	= EVENTQ_0,
934 	},
935 	[1] = {
936 		.version	= SPI_VERSION_2,
937 		.intr_line	= 1,
938 		.dma_event_q	= EVENTQ_0,
939 	},
940 };
941 
942 static struct platform_device da8xx_spi_device[] = {
943 	[0] = {
944 		.name		= "spi_davinci",
945 		.id		= 0,
946 		.num_resources	= ARRAY_SIZE(da8xx_spi0_resources),
947 		.resource	= da8xx_spi0_resources,
948 		.dev		= {
949 			.platform_data = &da8xx_spi_pdata[0],
950 		},
951 	},
952 	[1] = {
953 		.name		= "spi_davinci",
954 		.id		= 1,
955 		.num_resources	= ARRAY_SIZE(da8xx_spi1_resources),
956 		.resource	= da8xx_spi1_resources,
957 		.dev		= {
958 			.platform_data = &da8xx_spi_pdata[1],
959 		},
960 	},
961 };
962 
da8xx_register_spi_bus(int instance,unsigned num_chipselect)963 int __init da8xx_register_spi_bus(int instance, unsigned num_chipselect)
964 {
965 	if (instance < 0 || instance > 1)
966 		return -EINVAL;
967 
968 	da8xx_spi_pdata[instance].num_chipselect = num_chipselect;
969 
970 	if (instance == 1 && cpu_is_davinci_da850()) {
971 		da8xx_spi1_resources[0].start = DA850_SPI1_BASE;
972 		da8xx_spi1_resources[0].end = DA850_SPI1_BASE + SZ_4K - 1;
973 	}
974 
975 	return platform_device_register(&da8xx_spi_device[instance]);
976 }
977 
978 #ifdef CONFIG_ARCH_DAVINCI_DA850
979 
980 static struct resource da850_sata_resources[] = {
981 	{
982 		.start	= DA850_SATA_BASE,
983 		.end	= DA850_SATA_BASE + 0x1fff,
984 		.flags	= IORESOURCE_MEM,
985 	},
986 	{
987 		.start	= IRQ_DA850_SATAINT,
988 		.flags	= IORESOURCE_IRQ,
989 	},
990 };
991 
992 /* SATA PHY Control Register offset from AHCI base */
993 #define SATA_P0PHYCR_REG	0x178
994 
995 #define SATA_PHY_MPY(x)		((x) << 0)
996 #define SATA_PHY_LOS(x)		((x) << 6)
997 #define SATA_PHY_RXCDR(x)	((x) << 10)
998 #define SATA_PHY_RXEQ(x)	((x) << 13)
999 #define SATA_PHY_TXSWING(x)	((x) << 19)
1000 #define SATA_PHY_ENPLL(x)	((x) << 31)
1001 
1002 static struct clk *da850_sata_clk;
1003 static unsigned long da850_sata_refclkpn;
1004 
1005 /* Supported DA850 SATA crystal frequencies */
1006 #define KHZ_TO_HZ(freq) ((freq) * 1000)
1007 static unsigned long da850_sata_xtal[] = {
1008 	KHZ_TO_HZ(300000),
1009 	KHZ_TO_HZ(250000),
1010 	0,			/* Reserved */
1011 	KHZ_TO_HZ(187500),
1012 	KHZ_TO_HZ(150000),
1013 	KHZ_TO_HZ(125000),
1014 	KHZ_TO_HZ(120000),
1015 	KHZ_TO_HZ(100000),
1016 	KHZ_TO_HZ(75000),
1017 	KHZ_TO_HZ(60000),
1018 };
1019 
da850_sata_init(struct device * dev,void __iomem * addr)1020 static int da850_sata_init(struct device *dev, void __iomem *addr)
1021 {
1022 	int i, ret;
1023 	unsigned int val;
1024 
1025 	da850_sata_clk = clk_get(dev, NULL);
1026 	if (IS_ERR(da850_sata_clk))
1027 		return PTR_ERR(da850_sata_clk);
1028 
1029 	ret = clk_prepare_enable(da850_sata_clk);
1030 	if (ret)
1031 		goto err0;
1032 
1033 	/* Enable SATA clock receiver */
1034 	val = __raw_readl(DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
1035 	val &= ~BIT(0);
1036 	__raw_writel(val, DA8XX_SYSCFG1_VIRT(DA8XX_PWRDN_REG));
1037 
1038 	/* Get the multiplier needed for 1.5GHz PLL output */
1039 	for (i = 0; i < ARRAY_SIZE(da850_sata_xtal); i++)
1040 		if (da850_sata_xtal[i] == da850_sata_refclkpn)
1041 			break;
1042 
1043 	if (i == ARRAY_SIZE(da850_sata_xtal)) {
1044 		ret = -EINVAL;
1045 		goto err1;
1046 	}
1047 
1048 	val = SATA_PHY_MPY(i + 1) |
1049 		SATA_PHY_LOS(1) |
1050 		SATA_PHY_RXCDR(4) |
1051 		SATA_PHY_RXEQ(1) |
1052 		SATA_PHY_TXSWING(3) |
1053 		SATA_PHY_ENPLL(1);
1054 
1055 	__raw_writel(val, addr + SATA_P0PHYCR_REG);
1056 
1057 	return 0;
1058 
1059 err1:
1060 	clk_disable_unprepare(da850_sata_clk);
1061 err0:
1062 	clk_put(da850_sata_clk);
1063 	return ret;
1064 }
1065 
da850_sata_exit(struct device * dev)1066 static void da850_sata_exit(struct device *dev)
1067 {
1068 	clk_disable_unprepare(da850_sata_clk);
1069 	clk_put(da850_sata_clk);
1070 }
1071 
1072 static struct ahci_platform_data da850_sata_pdata = {
1073 	.init	= da850_sata_init,
1074 	.exit	= da850_sata_exit,
1075 };
1076 
1077 static u64 da850_sata_dmamask = DMA_BIT_MASK(32);
1078 
1079 static struct platform_device da850_sata_device = {
1080 	.name	= "ahci",
1081 	.id	= -1,
1082 	.dev	= {
1083 		.platform_data		= &da850_sata_pdata,
1084 		.dma_mask		= &da850_sata_dmamask,
1085 		.coherent_dma_mask	= DMA_BIT_MASK(32),
1086 	},
1087 	.num_resources	= ARRAY_SIZE(da850_sata_resources),
1088 	.resource	= da850_sata_resources,
1089 };
1090 
da850_register_sata(unsigned long refclkpn)1091 int __init da850_register_sata(unsigned long refclkpn)
1092 {
1093 	da850_sata_refclkpn = refclkpn;
1094 	if (!da850_sata_refclkpn)
1095 		return -EINVAL;
1096 
1097 	return platform_device_register(&da850_sata_device);
1098 }
1099 #endif
1100