• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 
2 /*
3  * Local APIC virtualization
4  *
5  * Copyright (C) 2006 Qumranet, Inc.
6  * Copyright (C) 2007 Novell
7  * Copyright (C) 2007 Intel
8  * Copyright 2009 Red Hat, Inc. and/or its affiliates.
9  *
10  * Authors:
11  *   Dor Laor <dor.laor@qumranet.com>
12  *   Gregory Haskins <ghaskins@novell.com>
13  *   Yaozu (Eddie) Dong <eddie.dong@intel.com>
14  *
15  * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16  *
17  * This work is licensed under the terms of the GNU GPL, version 2.  See
18  * the COPYING file in the top-level directory.
19  */
20 
21 #include <linux/kvm_host.h>
22 #include <linux/kvm.h>
23 #include <linux/mm.h>
24 #include <linux/highmem.h>
25 #include <linux/smp.h>
26 #include <linux/hrtimer.h>
27 #include <linux/io.h>
28 #include <linux/module.h>
29 #include <linux/math64.h>
30 #include <linux/slab.h>
31 #include <asm/processor.h>
32 #include <asm/msr.h>
33 #include <asm/page.h>
34 #include <asm/current.h>
35 #include <asm/apicdef.h>
36 #include <linux/atomic.h>
37 #include <linux/jump_label.h>
38 #include "kvm_cache_regs.h"
39 #include "irq.h"
40 #include "trace.h"
41 #include "x86.h"
42 #include "cpuid.h"
43 
44 #ifndef CONFIG_X86_64
45 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46 #else
47 #define mod_64(x, y) ((x) % (y))
48 #endif
49 
50 #define PRId64 "d"
51 #define PRIx64 "llx"
52 #define PRIu64 "u"
53 #define PRIo64 "o"
54 
55 #define APIC_BUS_CYCLE_NS 1
56 
57 /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58 #define apic_debug(fmt, arg...)
59 
60 #define APIC_LVT_NUM			6
61 /* 14 is the version for Xeon and Pentium 8.4.8*/
62 #define APIC_VERSION			(0x14UL | ((APIC_LVT_NUM - 1) << 16))
63 #define LAPIC_MMIO_LENGTH		(1 << 12)
64 /* followed define is not in apicdef.h */
65 #define APIC_SHORT_MASK			0xc0000
66 #define APIC_DEST_NOSHORT		0x0
67 #define APIC_DEST_MASK			0x800
68 #define MAX_APIC_VECTOR			256
69 #define APIC_VECTORS_PER_REG		32
70 
71 #define VEC_POS(v) ((v) & (32 - 1))
72 #define REG_POS(v) (((v) >> 5) << 4)
73 
74 static unsigned int min_timer_period_us = 500;
75 module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
76 
apic_set_reg(struct kvm_lapic * apic,int reg_off,u32 val)77 static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78 {
79 	*((u32 *) (apic->regs + reg_off)) = val;
80 }
81 
apic_test_and_set_vector(int vec,void * bitmap)82 static inline int apic_test_and_set_vector(int vec, void *bitmap)
83 {
84 	return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85 }
86 
apic_test_and_clear_vector(int vec,void * bitmap)87 static inline int apic_test_and_clear_vector(int vec, void *bitmap)
88 {
89 	return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90 }
91 
apic_test_vector(int vec,void * bitmap)92 static inline int apic_test_vector(int vec, void *bitmap)
93 {
94 	return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95 }
96 
kvm_apic_pending_eoi(struct kvm_vcpu * vcpu,int vector)97 bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
98 {
99 	struct kvm_lapic *apic = vcpu->arch.apic;
100 
101 	return apic_test_vector(vector, apic->regs + APIC_ISR) ||
102 		apic_test_vector(vector, apic->regs + APIC_IRR);
103 }
104 
apic_set_vector(int vec,void * bitmap)105 static inline void apic_set_vector(int vec, void *bitmap)
106 {
107 	set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108 }
109 
apic_clear_vector(int vec,void * bitmap)110 static inline void apic_clear_vector(int vec, void *bitmap)
111 {
112 	clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113 }
114 
__apic_test_and_set_vector(int vec,void * bitmap)115 static inline int __apic_test_and_set_vector(int vec, void *bitmap)
116 {
117 	return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118 }
119 
__apic_test_and_clear_vector(int vec,void * bitmap)120 static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
121 {
122 	return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
123 }
124 
125 struct static_key_deferred apic_hw_disabled __read_mostly;
126 struct static_key_deferred apic_sw_disabled __read_mostly;
127 
apic_set_spiv(struct kvm_lapic * apic,u32 val)128 static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
129 {
130 	if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
131 		if (val & APIC_SPIV_APIC_ENABLED)
132 			static_key_slow_dec_deferred(&apic_sw_disabled);
133 		else
134 			static_key_slow_inc(&apic_sw_disabled.key);
135 	}
136 	apic_set_reg(apic, APIC_SPIV, val);
137 }
138 
apic_enabled(struct kvm_lapic * apic)139 static inline int apic_enabled(struct kvm_lapic *apic)
140 {
141 	return kvm_apic_sw_enabled(apic) &&	kvm_apic_hw_enabled(apic);
142 }
143 
144 #define LVT_MASK	\
145 	(APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
146 
147 #define LINT_MASK	\
148 	(LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
149 	 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
150 
kvm_apic_id(struct kvm_lapic * apic)151 static inline int kvm_apic_id(struct kvm_lapic *apic)
152 {
153 	return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
154 }
155 
recalculate_apic_map(struct kvm * kvm)156 static void recalculate_apic_map(struct kvm *kvm)
157 {
158 	struct kvm_apic_map *new, *old = NULL;
159 	struct kvm_vcpu *vcpu;
160 	int i;
161 
162 	new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
163 
164 	mutex_lock(&kvm->arch.apic_map_lock);
165 
166 	if (!new)
167 		goto out;
168 
169 	new->ldr_bits = 8;
170 	/* flat mode is default */
171 	new->cid_shift = 8;
172 	new->cid_mask = 0;
173 	new->lid_mask = 0xff;
174 
175 	kvm_for_each_vcpu(i, vcpu, kvm) {
176 		struct kvm_lapic *apic = vcpu->arch.apic;
177 		u16 cid, lid;
178 		u32 ldr;
179 
180 		if (!kvm_apic_present(vcpu))
181 			continue;
182 
183 		/*
184 		 * All APICs have to be configured in the same mode by an OS.
185 		 * We take advatage of this while building logical id loockup
186 		 * table. After reset APICs are in xapic/flat mode, so if we
187 		 * find apic with different setting we assume this is the mode
188 		 * OS wants all apics to be in; build lookup table accordingly.
189 		 */
190 		if (apic_x2apic_mode(apic)) {
191 			new->ldr_bits = 32;
192 			new->cid_shift = 16;
193 			new->cid_mask = new->lid_mask = 0xffff;
194 		} else if (kvm_apic_sw_enabled(apic) &&
195 				!new->cid_mask /* flat mode */ &&
196 				kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
197 			new->cid_shift = 4;
198 			new->cid_mask = 0xf;
199 			new->lid_mask = 0xf;
200 		}
201 
202 		new->phys_map[kvm_apic_id(apic)] = apic;
203 
204 		ldr = kvm_apic_get_reg(apic, APIC_LDR);
205 		cid = apic_cluster_id(new, ldr);
206 		lid = apic_logical_id(new, ldr);
207 
208 		if (lid)
209 			new->logical_map[cid][ffs(lid) - 1] = apic;
210 	}
211 out:
212 	old = rcu_dereference_protected(kvm->arch.apic_map,
213 			lockdep_is_held(&kvm->arch.apic_map_lock));
214 	rcu_assign_pointer(kvm->arch.apic_map, new);
215 	mutex_unlock(&kvm->arch.apic_map_lock);
216 
217 	if (old)
218 		kfree_rcu(old, rcu);
219 
220 	kvm_vcpu_request_scan_ioapic(kvm);
221 }
222 
kvm_apic_set_id(struct kvm_lapic * apic,u8 id)223 static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224 {
225 	apic_set_reg(apic, APIC_ID, id << 24);
226 	recalculate_apic_map(apic->vcpu->kvm);
227 }
228 
kvm_apic_set_ldr(struct kvm_lapic * apic,u32 id)229 static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230 {
231 	apic_set_reg(apic, APIC_LDR, id);
232 	recalculate_apic_map(apic->vcpu->kvm);
233 }
234 
apic_lvt_enabled(struct kvm_lapic * apic,int lvt_type)235 static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236 {
237 	return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
238 }
239 
apic_lvt_vector(struct kvm_lapic * apic,int lvt_type)240 static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241 {
242 	return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
243 }
244 
apic_lvtt_oneshot(struct kvm_lapic * apic)245 static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246 {
247 	return ((kvm_apic_get_reg(apic, APIC_LVTT) &
248 		apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249 }
250 
apic_lvtt_period(struct kvm_lapic * apic)251 static inline int apic_lvtt_period(struct kvm_lapic *apic)
252 {
253 	return ((kvm_apic_get_reg(apic, APIC_LVTT) &
254 		apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255 }
256 
apic_lvtt_tscdeadline(struct kvm_lapic * apic)257 static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258 {
259 	return ((kvm_apic_get_reg(apic, APIC_LVTT) &
260 		apic->lapic_timer.timer_mode_mask) ==
261 			APIC_LVT_TIMER_TSCDEADLINE);
262 }
263 
apic_lvt_nmi_mode(u32 lvt_val)264 static inline int apic_lvt_nmi_mode(u32 lvt_val)
265 {
266 	return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267 }
268 
kvm_apic_set_version(struct kvm_vcpu * vcpu)269 void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270 {
271 	struct kvm_lapic *apic = vcpu->arch.apic;
272 	struct kvm_cpuid_entry2 *feat;
273 	u32 v = APIC_VERSION;
274 
275 	if (!kvm_vcpu_has_lapic(vcpu))
276 		return;
277 
278 	feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 	if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 		v |= APIC_LVR_DIRECTED_EOI;
281 	apic_set_reg(apic, APIC_LVR, v);
282 }
283 
284 static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
285 	LVT_MASK ,      /* part LVTT mask, timer mode mask added at runtime */
286 	LVT_MASK | APIC_MODE_MASK,	/* LVTTHMR */
287 	LVT_MASK | APIC_MODE_MASK,	/* LVTPC */
288 	LINT_MASK, LINT_MASK,	/* LVT0-1 */
289 	LVT_MASK		/* LVTERR */
290 };
291 
find_highest_vector(void * bitmap)292 static int find_highest_vector(void *bitmap)
293 {
294 	int vec;
295 	u32 *reg;
296 
297 	for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 	     vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 		reg = bitmap + REG_POS(vec);
300 		if (*reg)
301 			return fls(*reg) - 1 + vec;
302 	}
303 
304 	return -1;
305 }
306 
count_vectors(void * bitmap)307 static u8 count_vectors(void *bitmap)
308 {
309 	int vec;
310 	u32 *reg;
311 	u8 count = 0;
312 
313 	for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 		reg = bitmap + REG_POS(vec);
315 		count += hweight32(*reg);
316 	}
317 
318 	return count;
319 }
320 
kvm_apic_update_irr(struct kvm_vcpu * vcpu,u32 * pir)321 void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
322 {
323 	u32 i, pir_val;
324 	struct kvm_lapic *apic = vcpu->arch.apic;
325 
326 	for (i = 0; i <= 7; i++) {
327 		pir_val = xchg(&pir[i], 0);
328 		if (pir_val)
329 			*((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
330 	}
331 }
332 EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
333 
apic_test_and_set_irr(int vec,struct kvm_lapic * apic)334 static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
335 {
336 	apic->irr_pending = true;
337 	return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
338 }
339 
apic_search_irr(struct kvm_lapic * apic)340 static inline int apic_search_irr(struct kvm_lapic *apic)
341 {
342 	return find_highest_vector(apic->regs + APIC_IRR);
343 }
344 
apic_find_highest_irr(struct kvm_lapic * apic)345 static inline int apic_find_highest_irr(struct kvm_lapic *apic)
346 {
347 	int result;
348 
349 	/*
350 	 * Note that irr_pending is just a hint. It will be always
351 	 * true with virtual interrupt delivery enabled.
352 	 */
353 	if (!apic->irr_pending)
354 		return -1;
355 
356 	kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
357 	result = apic_search_irr(apic);
358 	ASSERT(result == -1 || result >= 16);
359 
360 	return result;
361 }
362 
apic_clear_irr(int vec,struct kvm_lapic * apic)363 static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
364 {
365 	apic->irr_pending = false;
366 	apic_clear_vector(vec, apic->regs + APIC_IRR);
367 	if (apic_search_irr(apic) != -1)
368 		apic->irr_pending = true;
369 }
370 
apic_set_isr(int vec,struct kvm_lapic * apic)371 static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
372 {
373 	if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
374 		++apic->isr_count;
375 	BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
376 	/*
377 	 * ISR (in service register) bit is set when injecting an interrupt.
378 	 * The highest vector is injected. Thus the latest bit set matches
379 	 * the highest bit in ISR.
380 	 */
381 	apic->highest_isr_cache = vec;
382 }
383 
apic_clear_isr(int vec,struct kvm_lapic * apic)384 static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
385 {
386 	if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
387 		--apic->isr_count;
388 	BUG_ON(apic->isr_count < 0);
389 	apic->highest_isr_cache = -1;
390 }
391 
kvm_lapic_find_highest_irr(struct kvm_vcpu * vcpu)392 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
393 {
394 	int highest_irr;
395 
396 	/* This may race with setting of irr in __apic_accept_irq() and
397 	 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
398 	 * will cause vmexit immediately and the value will be recalculated
399 	 * on the next vmentry.
400 	 */
401 	if (!kvm_vcpu_has_lapic(vcpu))
402 		return 0;
403 	highest_irr = apic_find_highest_irr(vcpu->arch.apic);
404 
405 	return highest_irr;
406 }
407 
408 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
409 			     int vector, int level, int trig_mode,
410 			     unsigned long *dest_map);
411 
kvm_apic_set_irq(struct kvm_vcpu * vcpu,struct kvm_lapic_irq * irq,unsigned long * dest_map)412 int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
413 		unsigned long *dest_map)
414 {
415 	struct kvm_lapic *apic = vcpu->arch.apic;
416 
417 	return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
418 			irq->level, irq->trig_mode, dest_map);
419 }
420 
pv_eoi_put_user(struct kvm_vcpu * vcpu,u8 val)421 static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
422 {
423 
424 	return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
425 				      sizeof(val));
426 }
427 
pv_eoi_get_user(struct kvm_vcpu * vcpu,u8 * val)428 static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
429 {
430 
431 	return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
432 				      sizeof(*val));
433 }
434 
pv_eoi_enabled(struct kvm_vcpu * vcpu)435 static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
436 {
437 	return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
438 }
439 
pv_eoi_get_pending(struct kvm_vcpu * vcpu)440 static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
441 {
442 	u8 val;
443 	if (pv_eoi_get_user(vcpu, &val) < 0)
444 		apic_debug("Can't read EOI MSR value: 0x%llx\n",
445 			   (unsigned long long)vcpi->arch.pv_eoi.msr_val);
446 	return val & 0x1;
447 }
448 
pv_eoi_set_pending(struct kvm_vcpu * vcpu)449 static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
450 {
451 	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
452 		apic_debug("Can't set EOI MSR value: 0x%llx\n",
453 			   (unsigned long long)vcpi->arch.pv_eoi.msr_val);
454 		return;
455 	}
456 	__set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
457 }
458 
pv_eoi_clr_pending(struct kvm_vcpu * vcpu)459 static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
460 {
461 	if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
462 		apic_debug("Can't clear EOI MSR value: 0x%llx\n",
463 			   (unsigned long long)vcpi->arch.pv_eoi.msr_val);
464 		return;
465 	}
466 	__clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
467 }
468 
apic_find_highest_isr(struct kvm_lapic * apic)469 static inline int apic_find_highest_isr(struct kvm_lapic *apic)
470 {
471 	int result;
472 
473 	/* Note that isr_count is always 1 with vid enabled */
474 	if (!apic->isr_count)
475 		return -1;
476 	if (likely(apic->highest_isr_cache != -1))
477 		return apic->highest_isr_cache;
478 
479 	result = find_highest_vector(apic->regs + APIC_ISR);
480 	ASSERT(result == -1 || result >= 16);
481 
482 	return result;
483 }
484 
kvm_apic_update_tmr(struct kvm_vcpu * vcpu,u32 * tmr)485 void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
486 {
487 	struct kvm_lapic *apic = vcpu->arch.apic;
488 	int i;
489 
490 	for (i = 0; i < 8; i++)
491 		apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
492 }
493 
apic_update_ppr(struct kvm_lapic * apic)494 static void apic_update_ppr(struct kvm_lapic *apic)
495 {
496 	u32 tpr, isrv, ppr, old_ppr;
497 	int isr;
498 
499 	old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
500 	tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
501 	isr = apic_find_highest_isr(apic);
502 	isrv = (isr != -1) ? isr : 0;
503 
504 	if ((tpr & 0xf0) >= (isrv & 0xf0))
505 		ppr = tpr & 0xff;
506 	else
507 		ppr = isrv & 0xf0;
508 
509 	apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
510 		   apic, ppr, isr, isrv);
511 
512 	if (old_ppr != ppr) {
513 		apic_set_reg(apic, APIC_PROCPRI, ppr);
514 		if (ppr < old_ppr)
515 			kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
516 	}
517 }
518 
apic_set_tpr(struct kvm_lapic * apic,u32 tpr)519 static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
520 {
521 	apic_set_reg(apic, APIC_TASKPRI, tpr);
522 	apic_update_ppr(apic);
523 }
524 
kvm_apic_match_physical_addr(struct kvm_lapic * apic,u16 dest)525 int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
526 {
527 	return dest == 0xff || kvm_apic_id(apic) == dest;
528 }
529 
kvm_apic_match_logical_addr(struct kvm_lapic * apic,u8 mda)530 int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
531 {
532 	int result = 0;
533 	u32 logical_id;
534 
535 	if (apic_x2apic_mode(apic)) {
536 		logical_id = kvm_apic_get_reg(apic, APIC_LDR);
537 		return logical_id & mda;
538 	}
539 
540 	logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
541 
542 	switch (kvm_apic_get_reg(apic, APIC_DFR)) {
543 	case APIC_DFR_FLAT:
544 		if (logical_id & mda)
545 			result = 1;
546 		break;
547 	case APIC_DFR_CLUSTER:
548 		if (((logical_id >> 4) == (mda >> 0x4))
549 		    && (logical_id & mda & 0xf))
550 			result = 1;
551 		break;
552 	default:
553 		apic_debug("Bad DFR vcpu %d: %08x\n",
554 			   apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
555 		break;
556 	}
557 
558 	return result;
559 }
560 
kvm_apic_match_dest(struct kvm_vcpu * vcpu,struct kvm_lapic * source,int short_hand,int dest,int dest_mode)561 int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
562 			   int short_hand, int dest, int dest_mode)
563 {
564 	int result = 0;
565 	struct kvm_lapic *target = vcpu->arch.apic;
566 
567 	apic_debug("target %p, source %p, dest 0x%x, "
568 		   "dest_mode 0x%x, short_hand 0x%x\n",
569 		   target, source, dest, dest_mode, short_hand);
570 
571 	ASSERT(target);
572 	switch (short_hand) {
573 	case APIC_DEST_NOSHORT:
574 		if (dest_mode == 0)
575 			/* Physical mode. */
576 			result = kvm_apic_match_physical_addr(target, dest);
577 		else
578 			/* Logical mode. */
579 			result = kvm_apic_match_logical_addr(target, dest);
580 		break;
581 	case APIC_DEST_SELF:
582 		result = (target == source);
583 		break;
584 	case APIC_DEST_ALLINC:
585 		result = 1;
586 		break;
587 	case APIC_DEST_ALLBUT:
588 		result = (target != source);
589 		break;
590 	default:
591 		apic_debug("kvm: apic: Bad dest shorthand value %x\n",
592 			   short_hand);
593 		break;
594 	}
595 
596 	return result;
597 }
598 
kvm_irq_delivery_to_apic_fast(struct kvm * kvm,struct kvm_lapic * src,struct kvm_lapic_irq * irq,int * r,unsigned long * dest_map)599 bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
600 		struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
601 {
602 	struct kvm_apic_map *map;
603 	unsigned long bitmap = 1;
604 	struct kvm_lapic **dst;
605 	int i;
606 	bool ret = false;
607 
608 	*r = -1;
609 
610 	if (irq->shorthand == APIC_DEST_SELF) {
611 		*r = kvm_apic_set_irq(src->vcpu, irq, dest_map);
612 		return true;
613 	}
614 
615 	if (irq->shorthand)
616 		return false;
617 
618 	rcu_read_lock();
619 	map = rcu_dereference(kvm->arch.apic_map);
620 
621 	if (!map)
622 		goto out;
623 
624 	if (irq->dest_mode == 0) { /* physical mode */
625 		if (irq->delivery_mode == APIC_DM_LOWEST ||
626 				irq->dest_id == 0xff)
627 			goto out;
628 		dst = &map->phys_map[irq->dest_id & 0xff];
629 	} else {
630 		u32 mda = irq->dest_id << (32 - map->ldr_bits);
631 
632 		dst = map->logical_map[apic_cluster_id(map, mda)];
633 
634 		bitmap = apic_logical_id(map, mda);
635 
636 		if (irq->delivery_mode == APIC_DM_LOWEST) {
637 			int l = -1;
638 			for_each_set_bit(i, &bitmap, 16) {
639 				if (!dst[i])
640 					continue;
641 				if (l < 0)
642 					l = i;
643 				else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
644 					l = i;
645 			}
646 
647 			bitmap = (l >= 0) ? 1 << l : 0;
648 		}
649 	}
650 
651 	for_each_set_bit(i, &bitmap, 16) {
652 		if (!dst[i])
653 			continue;
654 		if (*r < 0)
655 			*r = 0;
656 		*r += kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
657 	}
658 
659 	ret = true;
660 out:
661 	rcu_read_unlock();
662 	return ret;
663 }
664 
665 /*
666  * Add a pending IRQ into lapic.
667  * Return 1 if successfully added and 0 if discarded.
668  */
__apic_accept_irq(struct kvm_lapic * apic,int delivery_mode,int vector,int level,int trig_mode,unsigned long * dest_map)669 static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
670 			     int vector, int level, int trig_mode,
671 			     unsigned long *dest_map)
672 {
673 	int result = 0;
674 	struct kvm_vcpu *vcpu = apic->vcpu;
675 
676 	switch (delivery_mode) {
677 	case APIC_DM_LOWEST:
678 		vcpu->arch.apic_arb_prio++;
679 	case APIC_DM_FIXED:
680 		/* FIXME add logic for vcpu on reset */
681 		if (unlikely(!apic_enabled(apic)))
682 			break;
683 
684 		if (dest_map)
685 			__set_bit(vcpu->vcpu_id, dest_map);
686 
687 		if (kvm_x86_ops->deliver_posted_interrupt) {
688 			result = 1;
689 			kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
690 		} else {
691 			result = !apic_test_and_set_irr(vector, apic);
692 
693 			if (!result) {
694 				if (trig_mode)
695 					apic_debug("level trig mode repeatedly "
696 						"for vector %d", vector);
697 				goto out;
698 			}
699 
700 			kvm_make_request(KVM_REQ_EVENT, vcpu);
701 			kvm_vcpu_kick(vcpu);
702 		}
703 out:
704 		trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
705 				trig_mode, vector, !result);
706 		break;
707 
708 	case APIC_DM_REMRD:
709 		apic_debug("Ignoring delivery mode 3\n");
710 		break;
711 
712 	case APIC_DM_SMI:
713 		apic_debug("Ignoring guest SMI\n");
714 		break;
715 
716 	case APIC_DM_NMI:
717 		result = 1;
718 		kvm_inject_nmi(vcpu);
719 		kvm_vcpu_kick(vcpu);
720 		break;
721 
722 	case APIC_DM_INIT:
723 		if (!trig_mode || level) {
724 			result = 1;
725 			/* assumes that there are only KVM_APIC_INIT/SIPI */
726 			apic->pending_events = (1UL << KVM_APIC_INIT);
727 			/* make sure pending_events is visible before sending
728 			 * the request */
729 			smp_wmb();
730 			kvm_make_request(KVM_REQ_EVENT, vcpu);
731 			kvm_vcpu_kick(vcpu);
732 		} else {
733 			apic_debug("Ignoring de-assert INIT to vcpu %d\n",
734 				   vcpu->vcpu_id);
735 		}
736 		break;
737 
738 	case APIC_DM_STARTUP:
739 		apic_debug("SIPI to vcpu %d vector 0x%02x\n",
740 			   vcpu->vcpu_id, vector);
741 		result = 1;
742 		apic->sipi_vector = vector;
743 		/* make sure sipi_vector is visible for the receiver */
744 		smp_wmb();
745 		set_bit(KVM_APIC_SIPI, &apic->pending_events);
746 		kvm_make_request(KVM_REQ_EVENT, vcpu);
747 		kvm_vcpu_kick(vcpu);
748 		break;
749 
750 	case APIC_DM_EXTINT:
751 		/*
752 		 * Should only be called by kvm_apic_local_deliver() with LVT0,
753 		 * before NMI watchdog was enabled. Already handled by
754 		 * kvm_apic_accept_pic_intr().
755 		 */
756 		break;
757 
758 	default:
759 		printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
760 		       delivery_mode);
761 		break;
762 	}
763 	return result;
764 }
765 
kvm_apic_compare_prio(struct kvm_vcpu * vcpu1,struct kvm_vcpu * vcpu2)766 int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
767 {
768 	return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
769 }
770 
kvm_ioapic_send_eoi(struct kvm_lapic * apic,int vector)771 static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
772 {
773 	if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
774 	    kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
775 		int trigger_mode;
776 		if (apic_test_vector(vector, apic->regs + APIC_TMR))
777 			trigger_mode = IOAPIC_LEVEL_TRIG;
778 		else
779 			trigger_mode = IOAPIC_EDGE_TRIG;
780 		kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
781 	}
782 }
783 
apic_set_eoi(struct kvm_lapic * apic)784 static int apic_set_eoi(struct kvm_lapic *apic)
785 {
786 	int vector = apic_find_highest_isr(apic);
787 
788 	trace_kvm_eoi(apic, vector);
789 
790 	/*
791 	 * Not every write EOI will has corresponding ISR,
792 	 * one example is when Kernel check timer on setup_IO_APIC
793 	 */
794 	if (vector == -1)
795 		return vector;
796 
797 	apic_clear_isr(vector, apic);
798 	apic_update_ppr(apic);
799 
800 	kvm_ioapic_send_eoi(apic, vector);
801 	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
802 	return vector;
803 }
804 
805 /*
806  * this interface assumes a trap-like exit, which has already finished
807  * desired side effect including vISR and vPPR update.
808  */
kvm_apic_set_eoi_accelerated(struct kvm_vcpu * vcpu,int vector)809 void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
810 {
811 	struct kvm_lapic *apic = vcpu->arch.apic;
812 
813 	trace_kvm_eoi(apic, vector);
814 
815 	kvm_ioapic_send_eoi(apic, vector);
816 	kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
817 }
818 EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
819 
apic_send_ipi(struct kvm_lapic * apic)820 static void apic_send_ipi(struct kvm_lapic *apic)
821 {
822 	u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
823 	u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
824 	struct kvm_lapic_irq irq;
825 
826 	irq.vector = icr_low & APIC_VECTOR_MASK;
827 	irq.delivery_mode = icr_low & APIC_MODE_MASK;
828 	irq.dest_mode = icr_low & APIC_DEST_MASK;
829 	irq.level = icr_low & APIC_INT_ASSERT;
830 	irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
831 	irq.shorthand = icr_low & APIC_SHORT_MASK;
832 	if (apic_x2apic_mode(apic))
833 		irq.dest_id = icr_high;
834 	else
835 		irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
836 
837 	trace_kvm_apic_ipi(icr_low, irq.dest_id);
838 
839 	apic_debug("icr_high 0x%x, icr_low 0x%x, "
840 		   "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
841 		   "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
842 		   icr_high, icr_low, irq.shorthand, irq.dest_id,
843 		   irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
844 		   irq.vector);
845 
846 	kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
847 }
848 
apic_get_tmcct(struct kvm_lapic * apic)849 static u32 apic_get_tmcct(struct kvm_lapic *apic)
850 {
851 	ktime_t remaining;
852 	s64 ns;
853 	u32 tmcct;
854 
855 	ASSERT(apic != NULL);
856 
857 	/* if initial count is 0, current count should also be 0 */
858 	if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
859 		return 0;
860 
861 	remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
862 	if (ktime_to_ns(remaining) < 0)
863 		remaining = ktime_set(0, 0);
864 
865 	ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
866 	tmcct = div64_u64(ns,
867 			 (APIC_BUS_CYCLE_NS * apic->divide_count));
868 
869 	return tmcct;
870 }
871 
__report_tpr_access(struct kvm_lapic * apic,bool write)872 static void __report_tpr_access(struct kvm_lapic *apic, bool write)
873 {
874 	struct kvm_vcpu *vcpu = apic->vcpu;
875 	struct kvm_run *run = vcpu->run;
876 
877 	kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
878 	run->tpr_access.rip = kvm_rip_read(vcpu);
879 	run->tpr_access.is_write = write;
880 }
881 
report_tpr_access(struct kvm_lapic * apic,bool write)882 static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
883 {
884 	if (apic->vcpu->arch.tpr_access_reporting)
885 		__report_tpr_access(apic, write);
886 }
887 
__apic_read(struct kvm_lapic * apic,unsigned int offset)888 static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
889 {
890 	u32 val = 0;
891 
892 	if (offset >= LAPIC_MMIO_LENGTH)
893 		return 0;
894 
895 	switch (offset) {
896 	case APIC_ID:
897 		if (apic_x2apic_mode(apic))
898 			val = kvm_apic_id(apic);
899 		else
900 			val = kvm_apic_id(apic) << 24;
901 		break;
902 	case APIC_ARBPRI:
903 		apic_debug("Access APIC ARBPRI register which is for P6\n");
904 		break;
905 
906 	case APIC_TMCCT:	/* Timer CCR */
907 		if (apic_lvtt_tscdeadline(apic))
908 			return 0;
909 
910 		val = apic_get_tmcct(apic);
911 		break;
912 	case APIC_PROCPRI:
913 		apic_update_ppr(apic);
914 		val = kvm_apic_get_reg(apic, offset);
915 		break;
916 	case APIC_TASKPRI:
917 		report_tpr_access(apic, false);
918 		/* fall thru */
919 	default:
920 		val = kvm_apic_get_reg(apic, offset);
921 		break;
922 	}
923 
924 	return val;
925 }
926 
to_lapic(struct kvm_io_device * dev)927 static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
928 {
929 	return container_of(dev, struct kvm_lapic, dev);
930 }
931 
apic_reg_read(struct kvm_lapic * apic,u32 offset,int len,void * data)932 static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
933 		void *data)
934 {
935 	unsigned char alignment = offset & 0xf;
936 	u32 result;
937 	/* this bitmask has a bit cleared for each reserved register */
938 	static const u64 rmask = 0x43ff01ffffffe70cULL;
939 
940 	if ((alignment + len) > 4) {
941 		apic_debug("KVM_APIC_READ: alignment error %x %d\n",
942 			   offset, len);
943 		return 1;
944 	}
945 
946 	if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
947 		apic_debug("KVM_APIC_READ: read reserved register %x\n",
948 			   offset);
949 		return 1;
950 	}
951 
952 	result = __apic_read(apic, offset & ~0xf);
953 
954 	trace_kvm_apic_read(offset, result);
955 
956 	switch (len) {
957 	case 1:
958 	case 2:
959 	case 4:
960 		memcpy(data, (char *)&result + alignment, len);
961 		break;
962 	default:
963 		printk(KERN_ERR "Local APIC read with len = %x, "
964 		       "should be 1,2, or 4 instead\n", len);
965 		break;
966 	}
967 	return 0;
968 }
969 
apic_mmio_in_range(struct kvm_lapic * apic,gpa_t addr)970 static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
971 {
972 	return kvm_apic_hw_enabled(apic) &&
973 	    addr >= apic->base_address &&
974 	    addr < apic->base_address + LAPIC_MMIO_LENGTH;
975 }
976 
apic_mmio_read(struct kvm_io_device * this,gpa_t address,int len,void * data)977 static int apic_mmio_read(struct kvm_io_device *this,
978 			   gpa_t address, int len, void *data)
979 {
980 	struct kvm_lapic *apic = to_lapic(this);
981 	u32 offset = address - apic->base_address;
982 
983 	if (!apic_mmio_in_range(apic, address))
984 		return -EOPNOTSUPP;
985 
986 	apic_reg_read(apic, offset, len, data);
987 
988 	return 0;
989 }
990 
update_divide_count(struct kvm_lapic * apic)991 static void update_divide_count(struct kvm_lapic *apic)
992 {
993 	u32 tmp1, tmp2, tdcr;
994 
995 	tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
996 	tmp1 = tdcr & 0xf;
997 	tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
998 	apic->divide_count = 0x1 << (tmp2 & 0x7);
999 
1000 	apic_debug("timer divide count is 0x%x\n",
1001 				   apic->divide_count);
1002 }
1003 
start_apic_timer(struct kvm_lapic * apic)1004 static void start_apic_timer(struct kvm_lapic *apic)
1005 {
1006 	ktime_t now;
1007 	atomic_set(&apic->lapic_timer.pending, 0);
1008 
1009 	if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1010 		/* lapic timer in oneshot or periodic mode */
1011 		now = apic->lapic_timer.timer.base->get_time();
1012 		apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
1013 			    * APIC_BUS_CYCLE_NS * apic->divide_count;
1014 
1015 		if (!apic->lapic_timer.period)
1016 			return;
1017 		/*
1018 		 * Do not allow the guest to program periodic timers with small
1019 		 * interval, since the hrtimers are not throttled by the host
1020 		 * scheduler.
1021 		 */
1022 		if (apic_lvtt_period(apic)) {
1023 			s64 min_period = min_timer_period_us * 1000LL;
1024 
1025 			if (apic->lapic_timer.period < min_period) {
1026 				pr_info_ratelimited(
1027 				    "kvm: vcpu %i: requested %lld ns "
1028 				    "lapic timer period limited to %lld ns\n",
1029 				    apic->vcpu->vcpu_id,
1030 				    apic->lapic_timer.period, min_period);
1031 				apic->lapic_timer.period = min_period;
1032 			}
1033 		}
1034 
1035 		hrtimer_start(&apic->lapic_timer.timer,
1036 			      ktime_add_ns(now, apic->lapic_timer.period),
1037 			      HRTIMER_MODE_ABS);
1038 
1039 		apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1040 			   PRIx64 ", "
1041 			   "timer initial count 0x%x, period %lldns, "
1042 			   "expire @ 0x%016" PRIx64 ".\n", __func__,
1043 			   APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1044 			   kvm_apic_get_reg(apic, APIC_TMICT),
1045 			   apic->lapic_timer.period,
1046 			   ktime_to_ns(ktime_add_ns(now,
1047 					apic->lapic_timer.period)));
1048 	} else if (apic_lvtt_tscdeadline(apic)) {
1049 		/* lapic timer in tsc deadline mode */
1050 		u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1051 		u64 ns = 0;
1052 		struct kvm_vcpu *vcpu = apic->vcpu;
1053 		unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1054 		unsigned long flags;
1055 
1056 		if (unlikely(!tscdeadline || !this_tsc_khz))
1057 			return;
1058 
1059 		local_irq_save(flags);
1060 
1061 		now = apic->lapic_timer.timer.base->get_time();
1062 		guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
1063 		if (likely(tscdeadline > guest_tsc)) {
1064 			ns = (tscdeadline - guest_tsc) * 1000000ULL;
1065 			do_div(ns, this_tsc_khz);
1066 		}
1067 		hrtimer_start(&apic->lapic_timer.timer,
1068 			ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1069 
1070 		local_irq_restore(flags);
1071 	}
1072 }
1073 
apic_manage_nmi_watchdog(struct kvm_lapic * apic,u32 lvt0_val)1074 static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1075 {
1076 	int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
1077 
1078 	if (apic_lvt_nmi_mode(lvt0_val)) {
1079 		if (!nmi_wd_enabled) {
1080 			apic_debug("Receive NMI setting on APIC_LVT0 "
1081 				   "for cpu %d\n", apic->vcpu->vcpu_id);
1082 			apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1083 		}
1084 	} else if (nmi_wd_enabled)
1085 		apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1086 }
1087 
apic_reg_write(struct kvm_lapic * apic,u32 reg,u32 val)1088 static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
1089 {
1090 	int ret = 0;
1091 
1092 	trace_kvm_apic_write(reg, val);
1093 
1094 	switch (reg) {
1095 	case APIC_ID:		/* Local APIC ID */
1096 		if (!apic_x2apic_mode(apic))
1097 			kvm_apic_set_id(apic, val >> 24);
1098 		else
1099 			ret = 1;
1100 		break;
1101 
1102 	case APIC_TASKPRI:
1103 		report_tpr_access(apic, true);
1104 		apic_set_tpr(apic, val & 0xff);
1105 		break;
1106 
1107 	case APIC_EOI:
1108 		apic_set_eoi(apic);
1109 		break;
1110 
1111 	case APIC_LDR:
1112 		if (!apic_x2apic_mode(apic))
1113 			kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
1114 		else
1115 			ret = 1;
1116 		break;
1117 
1118 	case APIC_DFR:
1119 		if (!apic_x2apic_mode(apic)) {
1120 			apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1121 			recalculate_apic_map(apic->vcpu->kvm);
1122 		} else
1123 			ret = 1;
1124 		break;
1125 
1126 	case APIC_SPIV: {
1127 		u32 mask = 0x3ff;
1128 		if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1129 			mask |= APIC_SPIV_DIRECTED_EOI;
1130 		apic_set_spiv(apic, val & mask);
1131 		if (!(val & APIC_SPIV_APIC_ENABLED)) {
1132 			int i;
1133 			u32 lvt_val;
1134 
1135 			for (i = 0; i < APIC_LVT_NUM; i++) {
1136 				lvt_val = kvm_apic_get_reg(apic,
1137 						       APIC_LVTT + 0x10 * i);
1138 				apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1139 					     lvt_val | APIC_LVT_MASKED);
1140 			}
1141 			atomic_set(&apic->lapic_timer.pending, 0);
1142 
1143 		}
1144 		break;
1145 	}
1146 	case APIC_ICR:
1147 		/* No delay here, so we always clear the pending bit */
1148 		apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1149 		apic_send_ipi(apic);
1150 		break;
1151 
1152 	case APIC_ICR2:
1153 		if (!apic_x2apic_mode(apic))
1154 			val &= 0xff000000;
1155 		apic_set_reg(apic, APIC_ICR2, val);
1156 		break;
1157 
1158 	case APIC_LVT0:
1159 		apic_manage_nmi_watchdog(apic, val);
1160 	case APIC_LVTTHMR:
1161 	case APIC_LVTPC:
1162 	case APIC_LVT1:
1163 	case APIC_LVTERR:
1164 		/* TODO: Check vector */
1165 		if (!kvm_apic_sw_enabled(apic))
1166 			val |= APIC_LVT_MASKED;
1167 
1168 		val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1169 		apic_set_reg(apic, reg, val);
1170 
1171 		break;
1172 
1173 	case APIC_LVTT:
1174 		if ((kvm_apic_get_reg(apic, APIC_LVTT) &
1175 		    apic->lapic_timer.timer_mode_mask) !=
1176 		   (val & apic->lapic_timer.timer_mode_mask))
1177 			hrtimer_cancel(&apic->lapic_timer.timer);
1178 
1179 		if (!kvm_apic_sw_enabled(apic))
1180 			val |= APIC_LVT_MASKED;
1181 		val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1182 		apic_set_reg(apic, APIC_LVTT, val);
1183 		break;
1184 
1185 	case APIC_TMICT:
1186 		if (apic_lvtt_tscdeadline(apic))
1187 			break;
1188 
1189 		hrtimer_cancel(&apic->lapic_timer.timer);
1190 		apic_set_reg(apic, APIC_TMICT, val);
1191 		start_apic_timer(apic);
1192 		break;
1193 
1194 	case APIC_TDCR:
1195 		if (val & 4)
1196 			apic_debug("KVM_WRITE:TDCR %x\n", val);
1197 		apic_set_reg(apic, APIC_TDCR, val);
1198 		update_divide_count(apic);
1199 		break;
1200 
1201 	case APIC_ESR:
1202 		if (apic_x2apic_mode(apic) && val != 0) {
1203 			apic_debug("KVM_WRITE:ESR not zero %x\n", val);
1204 			ret = 1;
1205 		}
1206 		break;
1207 
1208 	case APIC_SELF_IPI:
1209 		if (apic_x2apic_mode(apic)) {
1210 			apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1211 		} else
1212 			ret = 1;
1213 		break;
1214 	default:
1215 		ret = 1;
1216 		break;
1217 	}
1218 	if (ret)
1219 		apic_debug("Local APIC Write to read-only register %x\n", reg);
1220 	return ret;
1221 }
1222 
apic_mmio_write(struct kvm_io_device * this,gpa_t address,int len,const void * data)1223 static int apic_mmio_write(struct kvm_io_device *this,
1224 			    gpa_t address, int len, const void *data)
1225 {
1226 	struct kvm_lapic *apic = to_lapic(this);
1227 	unsigned int offset = address - apic->base_address;
1228 	u32 val;
1229 
1230 	if (!apic_mmio_in_range(apic, address))
1231 		return -EOPNOTSUPP;
1232 
1233 	/*
1234 	 * APIC register must be aligned on 128-bits boundary.
1235 	 * 32/64/128 bits registers must be accessed thru 32 bits.
1236 	 * Refer SDM 8.4.1
1237 	 */
1238 	if (len != 4 || (offset & 0xf)) {
1239 		/* Don't shout loud, $infamous_os would cause only noise. */
1240 		apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1241 		return 0;
1242 	}
1243 
1244 	val = *(u32*)data;
1245 
1246 	/* too common printing */
1247 	if (offset != APIC_EOI)
1248 		apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1249 			   "0x%x\n", __func__, offset, len, val);
1250 
1251 	apic_reg_write(apic, offset & 0xff0, val);
1252 
1253 	return 0;
1254 }
1255 
kvm_lapic_set_eoi(struct kvm_vcpu * vcpu)1256 void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1257 {
1258 	if (kvm_vcpu_has_lapic(vcpu))
1259 		apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1260 }
1261 EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1262 
1263 /* emulate APIC access in a trap manner */
kvm_apic_write_nodecode(struct kvm_vcpu * vcpu,u32 offset)1264 void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1265 {
1266 	u32 val = 0;
1267 
1268 	/* hw has done the conditional check and inst decode */
1269 	offset &= 0xff0;
1270 
1271 	apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1272 
1273 	/* TODO: optimize to just emulate side effect w/o one more write */
1274 	apic_reg_write(vcpu->arch.apic, offset, val);
1275 }
1276 EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1277 
kvm_free_lapic(struct kvm_vcpu * vcpu)1278 void kvm_free_lapic(struct kvm_vcpu *vcpu)
1279 {
1280 	struct kvm_lapic *apic = vcpu->arch.apic;
1281 
1282 	if (!vcpu->arch.apic)
1283 		return;
1284 
1285 	hrtimer_cancel(&apic->lapic_timer.timer);
1286 
1287 	if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1288 		static_key_slow_dec_deferred(&apic_hw_disabled);
1289 
1290 	if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
1291 		static_key_slow_dec_deferred(&apic_sw_disabled);
1292 
1293 	if (apic->regs)
1294 		free_page((unsigned long)apic->regs);
1295 
1296 	kfree(apic);
1297 }
1298 
1299 /*
1300  *----------------------------------------------------------------------
1301  * LAPIC interface
1302  *----------------------------------------------------------------------
1303  */
1304 
kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu * vcpu)1305 u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1306 {
1307 	struct kvm_lapic *apic = vcpu->arch.apic;
1308 
1309 	if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1310 			apic_lvtt_period(apic))
1311 		return 0;
1312 
1313 	return apic->lapic_timer.tscdeadline;
1314 }
1315 
kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu * vcpu,u64 data)1316 void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1317 {
1318 	struct kvm_lapic *apic = vcpu->arch.apic;
1319 
1320 	if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1321 			apic_lvtt_period(apic))
1322 		return;
1323 
1324 	hrtimer_cancel(&apic->lapic_timer.timer);
1325 	apic->lapic_timer.tscdeadline = data;
1326 	start_apic_timer(apic);
1327 }
1328 
kvm_lapic_set_tpr(struct kvm_vcpu * vcpu,unsigned long cr8)1329 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1330 {
1331 	struct kvm_lapic *apic = vcpu->arch.apic;
1332 
1333 	if (!kvm_vcpu_has_lapic(vcpu))
1334 		return;
1335 
1336 	apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1337 		     | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
1338 }
1339 
kvm_lapic_get_cr8(struct kvm_vcpu * vcpu)1340 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1341 {
1342 	u64 tpr;
1343 
1344 	if (!kvm_vcpu_has_lapic(vcpu))
1345 		return 0;
1346 
1347 	tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
1348 
1349 	return (tpr & 0xf0) >> 4;
1350 }
1351 
kvm_lapic_set_base(struct kvm_vcpu * vcpu,u64 value)1352 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1353 {
1354 	u64 old_value = vcpu->arch.apic_base;
1355 	struct kvm_lapic *apic = vcpu->arch.apic;
1356 
1357 	if (!apic) {
1358 		value |= MSR_IA32_APICBASE_BSP;
1359 		vcpu->arch.apic_base = value;
1360 		return;
1361 	}
1362 
1363 	/* update jump label if enable bit changes */
1364 	if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
1365 		if (value & MSR_IA32_APICBASE_ENABLE)
1366 			static_key_slow_dec_deferred(&apic_hw_disabled);
1367 		else
1368 			static_key_slow_inc(&apic_hw_disabled.key);
1369 		recalculate_apic_map(vcpu->kvm);
1370 	}
1371 
1372 	if (!kvm_vcpu_is_bsp(apic->vcpu))
1373 		value &= ~MSR_IA32_APICBASE_BSP;
1374 
1375 	vcpu->arch.apic_base = value;
1376 	if ((old_value ^ value) & X2APIC_ENABLE) {
1377 		if (value & X2APIC_ENABLE) {
1378 			u32 id = kvm_apic_id(apic);
1379 			u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1380 			kvm_apic_set_ldr(apic, ldr);
1381 			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1382 		} else
1383 			kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
1384 	}
1385 
1386 	apic->base_address = apic->vcpu->arch.apic_base &
1387 			     MSR_IA32_APICBASE_BASE;
1388 
1389 	/* with FSB delivery interrupt, we can restart APIC functionality */
1390 	apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1391 		   "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
1392 
1393 }
1394 
kvm_lapic_reset(struct kvm_vcpu * vcpu)1395 void kvm_lapic_reset(struct kvm_vcpu *vcpu)
1396 {
1397 	struct kvm_lapic *apic;
1398 	int i;
1399 
1400 	apic_debug("%s\n", __func__);
1401 
1402 	ASSERT(vcpu);
1403 	apic = vcpu->arch.apic;
1404 	ASSERT(apic != NULL);
1405 
1406 	/* Stop the timer in case it's a reset to an active apic */
1407 	hrtimer_cancel(&apic->lapic_timer.timer);
1408 
1409 	kvm_apic_set_id(apic, vcpu->vcpu_id);
1410 	kvm_apic_set_version(apic->vcpu);
1411 
1412 	for (i = 0; i < APIC_LVT_NUM; i++)
1413 		apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1414 	apic_set_reg(apic, APIC_LVT0,
1415 		     SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1416 
1417 	apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1418 	apic_set_spiv(apic, 0xff);
1419 	apic_set_reg(apic, APIC_TASKPRI, 0);
1420 	kvm_apic_set_ldr(apic, 0);
1421 	apic_set_reg(apic, APIC_ESR, 0);
1422 	apic_set_reg(apic, APIC_ICR, 0);
1423 	apic_set_reg(apic, APIC_ICR2, 0);
1424 	apic_set_reg(apic, APIC_TDCR, 0);
1425 	apic_set_reg(apic, APIC_TMICT, 0);
1426 	for (i = 0; i < 8; i++) {
1427 		apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1428 		apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1429 		apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1430 	}
1431 	apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1432 	apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
1433 	apic->highest_isr_cache = -1;
1434 	update_divide_count(apic);
1435 	atomic_set(&apic->lapic_timer.pending, 0);
1436 	if (kvm_vcpu_is_bsp(vcpu))
1437 		kvm_lapic_set_base(vcpu,
1438 				vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1439 	vcpu->arch.pv_eoi.msr_val = 0;
1440 	apic_update_ppr(apic);
1441 
1442 	vcpu->arch.apic_arb_prio = 0;
1443 	vcpu->arch.apic_attention = 0;
1444 
1445 	apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
1446 		   "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
1447 		   vcpu, kvm_apic_id(apic),
1448 		   vcpu->arch.apic_base, apic->base_address);
1449 }
1450 
1451 /*
1452  *----------------------------------------------------------------------
1453  * timer interface
1454  *----------------------------------------------------------------------
1455  */
1456 
lapic_is_periodic(struct kvm_lapic * apic)1457 static bool lapic_is_periodic(struct kvm_lapic *apic)
1458 {
1459 	return apic_lvtt_period(apic);
1460 }
1461 
apic_has_pending_timer(struct kvm_vcpu * vcpu)1462 int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1463 {
1464 	struct kvm_lapic *apic = vcpu->arch.apic;
1465 
1466 	if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
1467 			apic_lvt_enabled(apic, APIC_LVTT))
1468 		return atomic_read(&apic->lapic_timer.pending);
1469 
1470 	return 0;
1471 }
1472 
kvm_apic_local_deliver(struct kvm_lapic * apic,int lvt_type)1473 int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1474 {
1475 	u32 reg = kvm_apic_get_reg(apic, lvt_type);
1476 	int vector, mode, trig_mode;
1477 
1478 	if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1479 		vector = reg & APIC_VECTOR_MASK;
1480 		mode = reg & APIC_MODE_MASK;
1481 		trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1482 		return __apic_accept_irq(apic, mode, vector, 1, trig_mode,
1483 					NULL);
1484 	}
1485 	return 0;
1486 }
1487 
kvm_apic_nmi_wd_deliver(struct kvm_vcpu * vcpu)1488 void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
1489 {
1490 	struct kvm_lapic *apic = vcpu->arch.apic;
1491 
1492 	if (apic)
1493 		kvm_apic_local_deliver(apic, APIC_LVT0);
1494 }
1495 
1496 static const struct kvm_io_device_ops apic_mmio_ops = {
1497 	.read     = apic_mmio_read,
1498 	.write    = apic_mmio_write,
1499 };
1500 
apic_timer_fn(struct hrtimer * data)1501 static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1502 {
1503 	struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
1504 	struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1505 	struct kvm_vcpu *vcpu = apic->vcpu;
1506 	wait_queue_head_t *q = &vcpu->wq;
1507 
1508 	/*
1509 	 * There is a race window between reading and incrementing, but we do
1510 	 * not care about potentially losing timer events in the !reinject
1511 	 * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
1512 	 * in vcpu_enter_guest.
1513 	 */
1514 	if (!atomic_read(&ktimer->pending)) {
1515 		atomic_inc(&ktimer->pending);
1516 		/* FIXME: this code should not know anything about vcpus */
1517 		kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1518 	}
1519 
1520 	if (waitqueue_active(q))
1521 		wake_up_interruptible(q);
1522 
1523 	if (lapic_is_periodic(apic)) {
1524 		hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1525 		return HRTIMER_RESTART;
1526 	} else
1527 		return HRTIMER_NORESTART;
1528 }
1529 
kvm_create_lapic(struct kvm_vcpu * vcpu)1530 int kvm_create_lapic(struct kvm_vcpu *vcpu)
1531 {
1532 	struct kvm_lapic *apic;
1533 
1534 	ASSERT(vcpu != NULL);
1535 	apic_debug("apic_init %d\n", vcpu->vcpu_id);
1536 
1537 	apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1538 	if (!apic)
1539 		goto nomem;
1540 
1541 	vcpu->arch.apic = apic;
1542 
1543 	apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1544 	if (!apic->regs) {
1545 		printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1546 		       vcpu->vcpu_id);
1547 		goto nomem_free_apic;
1548 	}
1549 	apic->vcpu = vcpu;
1550 
1551 	hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1552 		     HRTIMER_MODE_ABS);
1553 	apic->lapic_timer.timer.function = apic_timer_fn;
1554 
1555 	/*
1556 	 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1557 	 * thinking that APIC satet has changed.
1558 	 */
1559 	vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
1560 	kvm_lapic_set_base(vcpu,
1561 			APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
1562 
1563 	static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
1564 	kvm_lapic_reset(vcpu);
1565 	kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
1566 
1567 	return 0;
1568 nomem_free_apic:
1569 	kfree(apic);
1570 nomem:
1571 	return -ENOMEM;
1572 }
1573 
kvm_apic_has_interrupt(struct kvm_vcpu * vcpu)1574 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1575 {
1576 	struct kvm_lapic *apic = vcpu->arch.apic;
1577 	int highest_irr;
1578 
1579 	if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
1580 		return -1;
1581 
1582 	apic_update_ppr(apic);
1583 	highest_irr = apic_find_highest_irr(apic);
1584 	if ((highest_irr == -1) ||
1585 	    ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
1586 		return -1;
1587 	return highest_irr;
1588 }
1589 
kvm_apic_accept_pic_intr(struct kvm_vcpu * vcpu)1590 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1591 {
1592 	u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
1593 	int r = 0;
1594 
1595 	if (!kvm_apic_hw_enabled(vcpu->arch.apic))
1596 		r = 1;
1597 	if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1598 	    GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1599 		r = 1;
1600 	return r;
1601 }
1602 
kvm_inject_apic_timer_irqs(struct kvm_vcpu * vcpu)1603 void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1604 {
1605 	struct kvm_lapic *apic = vcpu->arch.apic;
1606 
1607 	if (!kvm_vcpu_has_lapic(vcpu))
1608 		return;
1609 
1610 	if (atomic_read(&apic->lapic_timer.pending) > 0) {
1611 		if (kvm_apic_local_deliver(apic, APIC_LVTT))
1612 			atomic_dec(&apic->lapic_timer.pending);
1613 	}
1614 }
1615 
kvm_get_apic_interrupt(struct kvm_vcpu * vcpu)1616 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1617 {
1618 	int vector = kvm_apic_has_interrupt(vcpu);
1619 	struct kvm_lapic *apic = vcpu->arch.apic;
1620 
1621 	if (vector == -1)
1622 		return -1;
1623 
1624 	apic_set_isr(vector, apic);
1625 	apic_update_ppr(apic);
1626 	apic_clear_irr(vector, apic);
1627 	return vector;
1628 }
1629 
kvm_apic_post_state_restore(struct kvm_vcpu * vcpu,struct kvm_lapic_state * s)1630 void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1631 		struct kvm_lapic_state *s)
1632 {
1633 	struct kvm_lapic *apic = vcpu->arch.apic;
1634 
1635 	kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
1636 	/* set SPIV separately to get count of SW disabled APICs right */
1637 	apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1638 	memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
1639 	/* call kvm_apic_set_id() to put apic into apic_map */
1640 	kvm_apic_set_id(apic, kvm_apic_id(apic));
1641 	kvm_apic_set_version(vcpu);
1642 
1643 	apic_update_ppr(apic);
1644 	hrtimer_cancel(&apic->lapic_timer.timer);
1645 	update_divide_count(apic);
1646 	start_apic_timer(apic);
1647 	apic->irr_pending = true;
1648 	apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1649 				1 : count_vectors(apic->regs + APIC_ISR);
1650 	apic->highest_isr_cache = -1;
1651 	kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
1652 	kvm_make_request(KVM_REQ_EVENT, vcpu);
1653 	kvm_rtc_eoi_tracking_restore_one(vcpu);
1654 }
1655 
__kvm_migrate_apic_timer(struct kvm_vcpu * vcpu)1656 void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
1657 {
1658 	struct hrtimer *timer;
1659 
1660 	if (!kvm_vcpu_has_lapic(vcpu))
1661 		return;
1662 
1663 	timer = &vcpu->arch.apic->lapic_timer.timer;
1664 	if (hrtimer_cancel(timer))
1665 		hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
1666 }
1667 
1668 /*
1669  * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1670  *
1671  * Detect whether guest triggered PV EOI since the
1672  * last entry. If yes, set EOI on guests's behalf.
1673  * Clear PV EOI in guest memory in any case.
1674  */
apic_sync_pv_eoi_from_guest(struct kvm_vcpu * vcpu,struct kvm_lapic * apic)1675 static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1676 					struct kvm_lapic *apic)
1677 {
1678 	bool pending;
1679 	int vector;
1680 	/*
1681 	 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1682 	 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1683 	 *
1684 	 * KVM_APIC_PV_EOI_PENDING is unset:
1685 	 * 	-> host disabled PV EOI.
1686 	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1687 	 * 	-> host enabled PV EOI, guest did not execute EOI yet.
1688 	 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1689 	 * 	-> host enabled PV EOI, guest executed EOI.
1690 	 */
1691 	BUG_ON(!pv_eoi_enabled(vcpu));
1692 	pending = pv_eoi_get_pending(vcpu);
1693 	/*
1694 	 * Clear pending bit in any case: it will be set again on vmentry.
1695 	 * While this might not be ideal from performance point of view,
1696 	 * this makes sure pv eoi is only enabled when we know it's safe.
1697 	 */
1698 	pv_eoi_clr_pending(vcpu);
1699 	if (pending)
1700 		return;
1701 	vector = apic_set_eoi(apic);
1702 	trace_kvm_pv_eoi(apic, vector);
1703 }
1704 
kvm_lapic_sync_from_vapic(struct kvm_vcpu * vcpu)1705 void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1706 {
1707 	u32 data;
1708 	void *vapic;
1709 
1710 	if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1711 		apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1712 
1713 	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1714 		return;
1715 
1716 	vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
1717 	data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1718 	kunmap_atomic(vapic);
1719 
1720 	apic_set_tpr(vcpu->arch.apic, data & 0xff);
1721 }
1722 
1723 /*
1724  * apic_sync_pv_eoi_to_guest - called before vmentry
1725  *
1726  * Detect whether it's safe to enable PV EOI and
1727  * if yes do so.
1728  */
apic_sync_pv_eoi_to_guest(struct kvm_vcpu * vcpu,struct kvm_lapic * apic)1729 static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1730 					struct kvm_lapic *apic)
1731 {
1732 	if (!pv_eoi_enabled(vcpu) ||
1733 	    /* IRR set or many bits in ISR: could be nested. */
1734 	    apic->irr_pending ||
1735 	    /* Cache not set: could be safe but we don't bother. */
1736 	    apic->highest_isr_cache == -1 ||
1737 	    /* Need EOI to update ioapic. */
1738 	    kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1739 		/*
1740 		 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1741 		 * so we need not do anything here.
1742 		 */
1743 		return;
1744 	}
1745 
1746 	pv_eoi_set_pending(apic->vcpu);
1747 }
1748 
kvm_lapic_sync_to_vapic(struct kvm_vcpu * vcpu)1749 void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1750 {
1751 	u32 data, tpr;
1752 	int max_irr, max_isr;
1753 	struct kvm_lapic *apic = vcpu->arch.apic;
1754 	void *vapic;
1755 
1756 	apic_sync_pv_eoi_to_guest(vcpu, apic);
1757 
1758 	if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1759 		return;
1760 
1761 	tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1762 	max_irr = apic_find_highest_irr(apic);
1763 	if (max_irr < 0)
1764 		max_irr = 0;
1765 	max_isr = apic_find_highest_isr(apic);
1766 	if (max_isr < 0)
1767 		max_isr = 0;
1768 	data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1769 
1770 	vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
1771 	*(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1772 	kunmap_atomic(vapic);
1773 }
1774 
kvm_lapic_set_vapic_addr(struct kvm_vcpu * vcpu,gpa_t vapic_addr)1775 void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1776 {
1777 	vcpu->arch.apic->vapic_addr = vapic_addr;
1778 	if (vapic_addr)
1779 		__set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1780 	else
1781 		__clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1782 }
1783 
kvm_x2apic_msr_write(struct kvm_vcpu * vcpu,u32 msr,u64 data)1784 int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1785 {
1786 	struct kvm_lapic *apic = vcpu->arch.apic;
1787 	u32 reg = (msr - APIC_BASE_MSR) << 4;
1788 
1789 	if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1790 		return 1;
1791 
1792 	/* if this is ICR write vector before command */
1793 	if (msr == 0x830)
1794 		apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1795 	return apic_reg_write(apic, reg, (u32)data);
1796 }
1797 
kvm_x2apic_msr_read(struct kvm_vcpu * vcpu,u32 msr,u64 * data)1798 int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1799 {
1800 	struct kvm_lapic *apic = vcpu->arch.apic;
1801 	u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1802 
1803 	if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1804 		return 1;
1805 
1806 	if (apic_reg_read(apic, reg, 4, &low))
1807 		return 1;
1808 	if (msr == 0x830)
1809 		apic_reg_read(apic, APIC_ICR2, 4, &high);
1810 
1811 	*data = (((u64)high) << 32) | low;
1812 
1813 	return 0;
1814 }
1815 
kvm_hv_vapic_msr_write(struct kvm_vcpu * vcpu,u32 reg,u64 data)1816 int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1817 {
1818 	struct kvm_lapic *apic = vcpu->arch.apic;
1819 
1820 	if (!kvm_vcpu_has_lapic(vcpu))
1821 		return 1;
1822 
1823 	/* if this is ICR write vector before command */
1824 	if (reg == APIC_ICR)
1825 		apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1826 	return apic_reg_write(apic, reg, (u32)data);
1827 }
1828 
kvm_hv_vapic_msr_read(struct kvm_vcpu * vcpu,u32 reg,u64 * data)1829 int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1830 {
1831 	struct kvm_lapic *apic = vcpu->arch.apic;
1832 	u32 low, high = 0;
1833 
1834 	if (!kvm_vcpu_has_lapic(vcpu))
1835 		return 1;
1836 
1837 	if (apic_reg_read(apic, reg, 4, &low))
1838 		return 1;
1839 	if (reg == APIC_ICR)
1840 		apic_reg_read(apic, APIC_ICR2, 4, &high);
1841 
1842 	*data = (((u64)high) << 32) | low;
1843 
1844 	return 0;
1845 }
1846 
kvm_lapic_enable_pv_eoi(struct kvm_vcpu * vcpu,u64 data)1847 int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1848 {
1849 	u64 addr = data & ~KVM_MSR_ENABLED;
1850 	if (!IS_ALIGNED(addr, 4))
1851 		return 1;
1852 
1853 	vcpu->arch.pv_eoi.msr_val = data;
1854 	if (!pv_eoi_enabled(vcpu))
1855 		return 0;
1856 	return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
1857 					 addr, sizeof(u8));
1858 }
1859 
kvm_apic_accept_events(struct kvm_vcpu * vcpu)1860 void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1861 {
1862 	struct kvm_lapic *apic = vcpu->arch.apic;
1863 	unsigned int sipi_vector;
1864 	unsigned long pe;
1865 
1866 	if (!kvm_vcpu_has_lapic(vcpu) || !apic->pending_events)
1867 		return;
1868 
1869 	pe = xchg(&apic->pending_events, 0);
1870 
1871 	if (test_bit(KVM_APIC_INIT, &pe)) {
1872 		kvm_lapic_reset(vcpu);
1873 		kvm_vcpu_reset(vcpu);
1874 		if (kvm_vcpu_is_bsp(apic->vcpu))
1875 			vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1876 		else
1877 			vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1878 	}
1879 	if (test_bit(KVM_APIC_SIPI, &pe) &&
1880 	    vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1881 		/* evaluate pending_events before reading the vector */
1882 		smp_rmb();
1883 		sipi_vector = apic->sipi_vector;
1884 		pr_debug("vcpu %d received sipi with vector # %x\n",
1885 			 vcpu->vcpu_id, sipi_vector);
1886 		kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1887 		vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1888 	}
1889 }
1890 
kvm_lapic_init(void)1891 void kvm_lapic_init(void)
1892 {
1893 	/* do not patch jump label more than once per second */
1894 	jump_label_rate_limit(&apic_hw_disabled, HZ);
1895 	jump_label_rate_limit(&apic_sw_disabled, HZ);
1896 }
1897