Home
last modified time | relevance | path

Searched refs:DIV4_U (Results 1 – 5 of 5) sorted by relevance

/arch/sh/kernel/cpu/sh4a/
Dclock-sh7722.c123 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR }; enumerator
127 [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
154 [HWBLK_URAM] = SH_CLK_MSTP32(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
190 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
Dclock-sh7785.c66 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA, enumerator
79 [DIV4_U] = DIV4(24, 0x000c, CLK_ENABLE_ON_INIT),
131 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
Dclock-sh7343.c114 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, enumerator
122 [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
154 [MSTP028] = MSTP(&div4_clks[DIV4_U], MSTPCR0, 28, CLK_ENABLE_ON_INIT),
206 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
Dclock-sh7366.c117 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, enumerator
125 [DIV4_U] = DIV4(FRQCR, 16, 0x1fff, CLK_ENABLE_ON_INIT),
204 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),
Dclock-sh7723.c121 enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_B3, DIV4_P, DIV4_NR }; enumerator
128 [DIV4_U] = DIV4(FRQCR, 16, 0x0dbf, CLK_ENABLE_ON_INIT),
215 CLKDEV_CON_ID("umem_clk", &div4_clks[DIV4_U]),