Searched refs:BIT_5 (Results 1 – 21 of 21) sorted by relevance
31 #define BIT_5 0x20 macro134 #define ISP_CFG0_1040C BIT_5 /* ISP1040C */137 #define ISP_CFG1_F64 BIT_4|BIT_5 /* 128-byte FIFO threshold */138 #define ISP_CFG1_F32 BIT_5 /* 128-byte FIFO threshold */319 #define TP_PPR BIT_5 /* PPR */
480 return BIT_5; in qla1280_data_direction()484 return BIT_5 | BIT_6; in qla1280_data_direction()1960 status = qla1280_mailbox_command(ha, BIT_7 | BIT_6 | BIT_5 | in qla1280_init_rings()2229 cfg1 = RD_REG_WORD(®->cfg_1) & ~(BIT_4 | BIT_5 | BIT_6); in qla1280_nvram_config()2309 mb[1] |= BIT_5; in qla1280_nvram_config()2314 mb[2] |= BIT_5; in qla1280_nvram_config()3996 if ((mb[2] & BIT_5) && ((mb[6] >> 8) & 0xff) >= 2) in qla1280_get_target_parameters()
28 #define BIT_5 0x20 macro
682 #define BP10GB_GPIO5 BIT_5
19 #define FO2_ENABLE_SEL_CLASS2 BIT_536 #define PDF_FCP2_CONF BIT_5788 #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */789 #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */962 #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)1003 #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
1800 (BIT_7 | BIT_6 | BIT_5 | BIT_4)) >> 4; in qla2x00_update_fw_options()1807 ha->fw_options[10] |= BIT_5 | in qla2x00_update_fw_options()1813 (BIT_7 | BIT_6 | BIT_5)) >> 5; in qla2x00_update_fw_options()1818 (BIT_7 | BIT_6 | BIT_5 | BIT_4)) >> 4; in qla2x00_update_fw_options()1825 ha->fw_options[11] |= BIT_5 | in qla2x00_update_fw_options()2456 nv->firmware_options[1] = BIT_7 | BIT_5; in qla2x00_nvram_config()2457 nv->add_firmware_options[0] = BIT_5; in qla2x00_nvram_config()2458 nv->add_firmware_options[1] = BIT_5 | BIT_4; in qla2x00_nvram_config()2463 nv->firmware_options[1] = BIT_7 | BIT_5; in qla2x00_nvram_config()2464 nv->add_firmware_options[0] = BIT_5; in qla2x00_nvram_config()[all …]
65 #define BIT_5 0x20 macro299 #define SRB_CRC_CTX_DSD_VALID BIT_5 /* DIF: dsd_list valid */532 #define HCCR_RISC_PAUSE BIT_5 /* Pause mode bit */832 #define FO1_DISABLE_100MS_LOS_WAIT BIT_5853 #define ADD_FO2_ENABLE_SEL_CLS2 BIT_5993 #define MBX_5 BIT_51549 #define CF_READ BIT_51644 #define PO_DISABLE_INCR_REF_TAG BIT_51723 #define RF_INV_E_ORDER BIT_5 /* Invalid entry order. */2925 #define DT_ISP6312 BIT_5[all …]
81 #define OF_EXPL_CONF BIT_5 /* Explicit Confirmation Requested */501 #define CTIO7_FLAGS_EXPLICIT_CONFORM BIT_5699 #define NOTIFY_ACK_CLEAR_LIP_RESET BIT_5
686 options |= BIT_5; in qla25xx_create_req_que()802 options |= BIT_5; in qla25xx_create_rsp_que()
3105 mcp->mb[3] = port_speed & (BIT_5|BIT_4|BIT_3|BIT_2|BIT_1|BIT_0); in qla2x00_set_idma_speed()3249 vpmod->options_idx1 = BIT_3|BIT_4|BIT_5; in qla24xx_modify_vp_config()5016 if (!(subcode & (BIT_2 | BIT_5))) in qla83xx_access_control()5029 if (subcode & BIT_5) in qla83xx_access_control()
4734 nv->firmware_options_1 |= __constant_cpu_to_le32(BIT_5); in qlt_24xx_config_nvram_stage1()4817 __constant_cpu_to_le32(BIT_5); in qlt_81xx_config_nvram_stage1()4903 vpmod->options_idx1 &= ~BIT_5; in qlt_modify_vp_config()
1407 } else if (iop[0] & BIT_5) in qla24xx_logio_entry()
2040 if ((flash_data & BIT_5) && cnt > 2) in qla2x00_poll_flash()
509 (BIT_4 | BIT_5 | BIT_6 | BIT_7 | BIT_8 | BIT_9)) >> 4; in qla24xx_pci_info_str()
1201 arg1 |= (BIT_2 | BIT_5); in qlcnic_config_switch_port()1205 arg1 |= (BIT_3 | BIT_5); in qlcnic_config_switch_port()1250 esw_cfg->host_vlan_tag = !!(arg1 & BIT_5); in qlcnic_get_eswitch_port_config()
201 #define BIT_5 0x20 macro
28 #define QLCNIC_DUMP_RD_SAVE BIT_5
818 #define QLCNIC_FW_CAPABILITY_2_OCBB BIT_5
417 if (status & BIT_5) in qlcnic_sriov_get_vf_vport_info()
81 #define BIT_5 0x20 macro
2185 SET_BITVAL(sess->discovery_logout_en, options, BIT_5); in qla4xxx_copy_to_fwddb_param()2194 SET_BITVAL(conn->tcp_nagle_disable, options, BIT_5); in qla4xxx_copy_to_fwddb_param()