Searched refs:MYPF_REG (Results 1 – 8 of 8) sorted by relevance
/drivers/scsi/csiostor/ |
D | csio_mb.c | 1183 csio_wr_reg32(hw, MBMSGRDYINTEN(1), MYPF_REG(CIM_PF_HOST_INT_ENABLE)); in csio_mb_intr_enable() 1184 csio_rd_reg32(hw, MYPF_REG(CIM_PF_HOST_INT_ENABLE)); in csio_mb_intr_enable() 1196 csio_wr_reg32(hw, MBMSGRDYINTEN(0), MYPF_REG(CIM_PF_HOST_INT_ENABLE)); in csio_mb_intr_disable() 1197 csio_rd_reg32(hw, MYPF_REG(CIM_PF_HOST_INT_ENABLE)); in csio_mb_intr_disable() 1542 pl_cause = csio_rd_reg32(hw, MYPF_REG(PL_PF_INT_CAUSE)); in csio_mb_isr_handler() 1543 cim_cause = csio_rd_reg32(hw, MYPF_REG(CIM_PF_HOST_INT_CAUSE)); in csio_mb_isr_handler() 1556 csio_wr_reg32(hw, MBMSGRDYINT, MYPF_REG(CIM_PF_HOST_INT_CAUSE)); in csio_mb_isr_handler() 1557 csio_wr_reg32(hw, PFCIM, MYPF_REG(PL_PF_INT_CAUSE)); in csio_mb_isr_handler()
|
D | csio_wr.c | 89 MYPF_REG(SGE_PF_KDOORBELL)); in csio_wr_ring_fldb() 101 MYPF_REG(SGE_PF_GTS)); in csio_wr_sge_intr_enable() 993 MYPF_REG(SGE_PF_KDOORBELL)); in csio_wr_issue() 1254 MYPF_REG(SGE_PF_GTS)); in csio_wr_process_iq()
|
D | csio_isr.c | 320 csio_wr_reg32(hw, 0, MYPF_REG(PCIE_PF_CLI)); in csio_fcoe_isr()
|
D | csio_hw.c | 2349 csio_set_reg_field(hw, MYPF_REG(PCIE_PF_CFG), in csio_hw_intr_enable() 2352 csio_set_reg_field(hw, MYPF_REG(PCIE_PF_CFG), in csio_hw_intr_enable() 2355 csio_wr_reg32(hw, PF_INTR_MASK, MYPF_REG(PL_PF_INT_ENABLE)); in csio_hw_intr_enable() 2400 csio_wr_reg32(hw, 0, MYPF_REG(PL_PF_INT_ENABLE)); in csio_hw_intr_disable()
|
/drivers/net/ethernet/chelsio/cxgb4/ |
D | sge.c | 515 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL), DBPRIO(1) | in ring_fl_db() 851 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL), in ring_tx_db() 1897 t4_write_reg(q->adap, MYPF_REG(SGE_PF_GTS), CIDXINC(work_done) | in napi_rx_handler() 1940 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS), CIDXINC(credits) | in process_intrq() 1968 t4_write_reg(adap, MYPF_REG(PCIE_PF_CLI), 0); in t4_intr_intx()
|
D | cxgb4_main.c | 752 u32 v = t4_read_reg(adap, MYPF_REG(PL_PF_INT_CAUSE)); in t4_nondata_intr() 755 t4_write_reg(adap, MYPF_REG(PL_PF_INT_CAUSE), v); in t4_nondata_intr() 949 t4_write_reg(adap, MYPF_REG(SGE_PF_GTS), in enable_rx() 3414 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL), in cxgb4_sync_txq_pidx() 3551 t4_write_reg(adap, MYPF_REG(SGE_PF_KDOORBELL), in sync_txq_pidx() 3694 lli.gts_reg = adap->regs + MYPF_REG(SGE_PF_GTS); in uld_attach() 3695 lli.db_reg = adap->regs + MYPF_REG(SGE_PF_KDOORBELL); in uld_attach()
|
D | t4_regs.h | 39 #define MYPF_REG(reg_addr) (MYPF_BASE + (reg_addr)) macro
|
D | t4_hw.c | 1908 t4_write_reg(adapter, MYPF_REG(PL_PF_INT_ENABLE), PF_INTR_MASK); in t4_intr_enable() 1924 t4_write_reg(adapter, MYPF_REG(PL_PF_INT_ENABLE), 0); in t4_intr_disable()
|