Lines Matching defs:upc
302 struct upc { struct
303 __be32 upgcr; /* UTOPIA/POS general configuration register */
304 __be32 uplpa; /* UTOPIA/POS last PHY address */
305 __be32 uphec; /* ATM HEC register */
306 __be32 upuc; /* UTOPIA/POS UCC configuration */
307 __be32 updc1; /* UTOPIA/POS device 1 configuration */
308 __be32 updc2; /* UTOPIA/POS device 2 configuration */
309 __be32 updc3; /* UTOPIA/POS device 3 configuration */
310 __be32 updc4; /* UTOPIA/POS device 4 configuration */
311 __be32 upstpa; /* UTOPIA/POS STPA threshold */
312 u8 res0[0xC];
313 __be32 updrs1_h; /* UTOPIA/POS device 1 rate select */
314 __be32 updrs1_l; /* UTOPIA/POS device 1 rate select */
315 __be32 updrs2_h; /* UTOPIA/POS device 2 rate select */
316 __be32 updrs2_l; /* UTOPIA/POS device 2 rate select */
317 __be32 updrs3_h; /* UTOPIA/POS device 3 rate select */
318 __be32 updrs3_l; /* UTOPIA/POS device 3 rate select */
319 __be32 updrs4_h; /* UTOPIA/POS device 4 rate select */
320 __be32 updrs4_l; /* UTOPIA/POS device 4 rate select */
321 __be32 updrp1; /* UTOPIA/POS device 1 receive priority low */
322 __be32 updrp2; /* UTOPIA/POS device 2 receive priority low */
323 __be32 updrp3; /* UTOPIA/POS device 3 receive priority low */
324 __be32 updrp4; /* UTOPIA/POS device 4 receive priority low */
325 __be32 upde1; /* UTOPIA/POS device 1 event */
326 __be32 upde2; /* UTOPIA/POS device 2 event */
327 __be32 upde3; /* UTOPIA/POS device 3 event */
328 __be32 upde4; /* UTOPIA/POS device 4 event */
329 __be16 uprp1;
330 __be16 uprp2;
331 __be16 uprp3;
332 __be16 uprp4;
333 u8 res1[0x8];
334 __be16 uptirr1_0; /* Device 1 transmit internal rate 0 */
335 __be16 uptirr1_1; /* Device 1 transmit internal rate 1 */
336 __be16 uptirr1_2; /* Device 1 transmit internal rate 2 */
337 __be16 uptirr1_3; /* Device 1 transmit internal rate 3 */
338 __be16 uptirr2_0; /* Device 2 transmit internal rate 0 */
339 __be16 uptirr2_1; /* Device 2 transmit internal rate 1 */
340 __be16 uptirr2_2; /* Device 2 transmit internal rate 2 */
341 __be16 uptirr2_3; /* Device 2 transmit internal rate 3 */
342 __be16 uptirr3_0; /* Device 3 transmit internal rate 0 */
343 __be16 uptirr3_1; /* Device 3 transmit internal rate 1 */
344 __be16 uptirr3_2; /* Device 3 transmit internal rate 2 */
345 __be16 uptirr3_3; /* Device 3 transmit internal rate 3 */
346 __be16 uptirr4_0; /* Device 4 transmit internal rate 0 */
347 __be16 uptirr4_1; /* Device 4 transmit internal rate 1 */
348 __be16 uptirr4_2; /* Device 4 transmit internal rate 2 */
349 __be16 uptirr4_3; /* Device 4 transmit internal rate 3 */
350 __be32 uper1; /* Device 1 port enable register */
351 __be32 uper2; /* Device 2 port enable register */
352 __be32 uper3; /* Device 3 port enable register */
353 __be32 uper4; /* Device 4 port enable register */
354 u8 res2[0x150];