Lines Matching refs:base_addr
182 void __iomem *base_addr = d->hba.base_addr; in dino_cfg_read() local
185 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where, in dino_cfg_read()
190 __raw_writel(v, base_addr + DINO_PCI_ADDR); in dino_cfg_read()
194 *val = readb(base_addr + DINO_CONFIG_DATA + (where & 3)); in dino_cfg_read()
196 *val = readw(base_addr + DINO_CONFIG_DATA + (where & 2)); in dino_cfg_read()
198 *val = readl(base_addr + DINO_CONFIG_DATA); in dino_cfg_read()
217 void __iomem *base_addr = d->hba.base_addr; in dino_cfg_write() local
220 DBG("%s: %p, %d, %d, %d\n", __func__, base_addr, devfn, where, in dino_cfg_write()
225 __raw_writel(v & 0xffffff00, base_addr + DINO_PCI_ADDR); in dino_cfg_write()
226 __raw_readl(base_addr + DINO_CONFIG_DATA); in dino_cfg_write()
229 __raw_writel(v, base_addr + DINO_PCI_ADDR); in dino_cfg_write()
232 writeb(val, base_addr + DINO_CONFIG_DATA + (where & 3)); in dino_cfg_write()
234 writew(val, base_addr + DINO_CONFIG_DATA + (where & 2)); in dino_cfg_write()
236 writel(val, base_addr + DINO_CONFIG_DATA); in dino_cfg_write()
265 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
267 v = read##type(d->base_addr+DINO_IO_DATA+(addr&mask)); \
282 __raw_writel((u32) addr, d->base_addr + DINO_PCI_ADDR); \
284 write##type(val, d->base_addr+DINO_IO_DATA+(addr&mask)); \
310 __raw_writel(dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR); in dino_mask_irq()
327 __raw_readl(dino_dev->hba.base_addr+DINO_IPR); in dino_unmask_irq()
331 __raw_writel( dino_dev->imr, dino_dev->hba.base_addr+DINO_IMR); in dino_unmask_irq()
342 tmp = __raw_readl(dino_dev->hba.base_addr+DINO_ILR); in dino_unmask_irq()
373 mask = __raw_readl(dino_dev->hba.base_addr+DINO_IRR0) & DINO_IRR_MASK; in dino_isr()
395 mask = __raw_readl(dino_dev->hba.base_addr+DINO_ILR) & dino_dev->imr; in dino_isr()
400 dino_dev->hba.base_addr, mask); in dino_isr()
461 dino_card_setup(struct pci_bus *bus, void __iomem *base_addr) in dino_card_setup() argument
503 i, res->start, base_addr + DINO_IO_ADDR_EN); in dino_card_setup()
504 __raw_writel(1 << i, base_addr + DINO_IO_ADDR_EN); in dino_card_setup()
562 dino_card_setup(bus, dino_dev->hba.base_addr); in dino_fixup_bus()
661 status = __raw_readl(dino_dev->hba.base_addr+DINO_IO_STATUS); in dino_card_init()
664 dino_dev->hba.base_addr+DINO_IO_COMMAND); in dino_card_init()
668 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_GMASK); in dino_card_init()
669 __raw_writel(0x00000001, dino_dev->hba.base_addr+DINO_IO_FBB_EN); in dino_card_init()
670 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_ICR); in dino_card_init()
680 __raw_writel( brdg_feat, dino_dev->hba.base_addr+DINO_BRDG_FEAT); in dino_card_init()
687 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_IO_ADDR_EN); in dino_card_init()
689 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_DAMODE); in dino_card_init()
690 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIROR); in dino_card_init()
691 __raw_writel(0x00222222, dino_dev->hba.base_addr+DINO_PCIWOR); in dino_card_init()
693 __raw_writel(0x00000040, dino_dev->hba.base_addr+DINO_MLTIM); in dino_card_init()
694 __raw_writel(0x00000080, dino_dev->hba.base_addr+DINO_IO_CONTROL); in dino_card_init()
695 __raw_writel(0x0000008c, dino_dev->hba.base_addr+DINO_TLTIM); in dino_card_init()
698 __raw_writel(0x0000007e, dino_dev->hba.base_addr+DINO_PAMR); in dino_card_init()
699 __raw_writel(0x0000007f, dino_dev->hba.base_addr+DINO_PAPR); in dino_card_init()
700 __raw_writel(0x00000000, dino_dev->hba.base_addr+DINO_PAMR); in dino_card_init()
707 __raw_writel(0x0000004f, dino_dev->hba.base_addr+DINO_PCICMD); in dino_card_init()
728 io_addr = __raw_readl(dino_dev->hba.base_addr + DINO_IO_ADDR_EN); in dino_bridge_init()
835 __raw_writel(eim, dino_dev->hba.base_addr+DINO_IAR0); in dino_common_init()
841 __raw_readl(dino_dev->hba.base_addr+DINO_IRR0); in dino_common_init()
857 dino_dev->hba.base_addr); in dino_common_init()
956 dino_dev->hba.base_addr = ioremap_nocache(hpa, 4096); in dino_probe()