1 /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. 2 * All Rights Reserved. 3 * 4 * Permission is hereby granted, free of charge, to any person obtaining a 5 * copy of this software and associated documentation files (the 6 * "Software"), to deal in the Software without restriction, including 7 * without limitation the rights to use, copy, modify, merge, publish, 8 * distribute, sub license, and/or sell copies of the Software, and to 9 * permit persons to whom the Software is furnished to do so, subject to 10 * the following conditions: 11 * 12 * The above copyright notice and this permission notice (including the 13 * next paragraph) shall be included in all copies or substantial portions 14 * of the Software. 15 * 16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS 17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF 18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. 19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR 20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, 21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE 22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. 23 */ 24 25 #ifndef _I915_REG_H_ 26 #define _I915_REG_H_ 27 28 #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) 29 #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a))) 30 31 #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) 32 #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \ 33 (pipe) == PIPE_B ? (b) : (c)) 34 35 #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a)) 36 #define _MASKED_BIT_DISABLE(a) ((a) << 16) 37 38 /* PCI config space */ 39 40 #define HPLLCC 0xc0 /* 855 only */ 41 #define GC_CLOCK_CONTROL_MASK (0xf << 0) 42 #define GC_CLOCK_133_200 (0 << 0) 43 #define GC_CLOCK_100_200 (1 << 0) 44 #define GC_CLOCK_100_133 (2 << 0) 45 #define GC_CLOCK_166_250 (3 << 0) 46 #define GCFGC2 0xda 47 #define GCFGC 0xf0 /* 915+ only */ 48 #define GC_LOW_FREQUENCY_ENABLE (1 << 7) 49 #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) 50 #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4) 51 #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) 52 #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) 53 #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) 54 #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) 55 #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) 56 #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) 57 #define GC_DISPLAY_CLOCK_MASK (7 << 4) 58 #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) 59 #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) 60 #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) 61 #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) 62 #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) 63 #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) 64 #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) 65 #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) 66 #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) 67 #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) 68 #define I945_GC_RENDER_CLOCK_MASK (7 << 0) 69 #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) 70 #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) 71 #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) 72 #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) 73 #define I915_GC_RENDER_CLOCK_MASK (7 << 0) 74 #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) 75 #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) 76 #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) 77 #define GCDGMBUS 0xcc 78 #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ 79 80 81 /* Graphics reset regs */ 82 #define I965_GDRST 0xc0 /* PCI config register */ 83 #define GRDOM_FULL (0<<2) 84 #define GRDOM_RENDER (1<<2) 85 #define GRDOM_MEDIA (3<<2) 86 #define GRDOM_MASK (3<<2) 87 #define GRDOM_RESET_ENABLE (1<<0) 88 89 #define ILK_GDSR 0x2ca4 /* MCHBAR offset */ 90 #define ILK_GRDOM_FULL (0<<1) 91 #define ILK_GRDOM_RENDER (1<<1) 92 #define ILK_GRDOM_MEDIA (3<<1) 93 #define ILK_GRDOM_MASK (3<<1) 94 #define ILK_GRDOM_RESET_ENABLE (1<<0) 95 96 #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */ 97 #define GEN6_MBC_SNPCR_SHIFT 21 98 #define GEN6_MBC_SNPCR_MASK (3<<21) 99 #define GEN6_MBC_SNPCR_MAX (0<<21) 100 #define GEN6_MBC_SNPCR_MED (1<<21) 101 #define GEN6_MBC_SNPCR_LOW (2<<21) 102 #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ 103 104 #define VLV_G3DCTL 0x9024 105 #define VLV_GSCKGCTL 0x9028 106 107 #define GEN6_MBCTL 0x0907c 108 #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) 109 #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) 110 #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) 111 #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) 112 #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) 113 114 #define GEN6_GDRST 0x941c 115 #define GEN6_GRDOM_FULL (1 << 0) 116 #define GEN6_GRDOM_RENDER (1 << 1) 117 #define GEN6_GRDOM_MEDIA (1 << 2) 118 #define GEN6_GRDOM_BLT (1 << 3) 119 120 #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228) 121 #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518) 122 #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220) 123 #define PP_DIR_DCLV_2G 0xffffffff 124 125 #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4)) 126 #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8) 127 128 #define GAM_ECOCHK 0x4090 129 #define ECOCHK_SNB_BIT (1<<10) 130 #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) 131 #define ECOCHK_PPGTT_CACHE64B (0x3<<3) 132 #define ECOCHK_PPGTT_CACHE4B (0x0<<3) 133 #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) 134 #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) 135 #define ECOCHK_PPGTT_UC_HSW (0x1<<3) 136 #define ECOCHK_PPGTT_WT_HSW (0x2<<3) 137 #define ECOCHK_PPGTT_WB_HSW (0x3<<3) 138 139 #define GAC_ECO_BITS 0x14090 140 #define ECOBITS_SNB_BIT (1<<13) 141 #define ECOBITS_PPGTT_CACHE64B (3<<8) 142 #define ECOBITS_PPGTT_CACHE4B (0<<8) 143 144 #define GAB_CTL 0x24000 145 #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) 146 147 #define GEN7_BIOS_RESERVED 0x1082C0 148 #define GEN7_BIOS_RESERVED_1M (0 << 5) 149 #define GEN7_BIOS_RESERVED_256K (1 << 5) 150 #define GEN8_BIOS_RESERVED_SHIFT 7 151 #define GEN7_BIOS_RESERVED_MASK 0x1 152 #define GEN8_BIOS_RESERVED_MASK 0x3 153 154 155 /* VGA stuff */ 156 157 #define VGA_ST01_MDA 0x3ba 158 #define VGA_ST01_CGA 0x3da 159 160 #define VGA_MSR_WRITE 0x3c2 161 #define VGA_MSR_READ 0x3cc 162 #define VGA_MSR_MEM_EN (1<<1) 163 #define VGA_MSR_CGA_MODE (1<<0) 164 165 #define VGA_SR_INDEX 0x3c4 166 #define SR01 1 167 #define VGA_SR_DATA 0x3c5 168 169 #define VGA_AR_INDEX 0x3c0 170 #define VGA_AR_VID_EN (1<<5) 171 #define VGA_AR_DATA_WRITE 0x3c0 172 #define VGA_AR_DATA_READ 0x3c1 173 174 #define VGA_GR_INDEX 0x3ce 175 #define VGA_GR_DATA 0x3cf 176 /* GR05 */ 177 #define VGA_GR_MEM_READ_MODE_SHIFT 3 178 #define VGA_GR_MEM_READ_MODE_PLANE 1 179 /* GR06 */ 180 #define VGA_GR_MEM_MODE_MASK 0xc 181 #define VGA_GR_MEM_MODE_SHIFT 2 182 #define VGA_GR_MEM_A0000_AFFFF 0 183 #define VGA_GR_MEM_A0000_BFFFF 1 184 #define VGA_GR_MEM_B0000_B7FFF 2 185 #define VGA_GR_MEM_B0000_BFFFF 3 186 187 #define VGA_DACMASK 0x3c6 188 #define VGA_DACRX 0x3c7 189 #define VGA_DACWX 0x3c8 190 #define VGA_DACDATA 0x3c9 191 192 #define VGA_CR_INDEX_MDA 0x3b4 193 #define VGA_CR_DATA_MDA 0x3b5 194 #define VGA_CR_INDEX_CGA 0x3d4 195 #define VGA_CR_DATA_CGA 0x3d5 196 197 /* 198 * Instruction field definitions used by the command parser 199 */ 200 #define INSTR_CLIENT_SHIFT 29 201 #define INSTR_CLIENT_MASK 0xE0000000 202 #define INSTR_MI_CLIENT 0x0 203 #define INSTR_BC_CLIENT 0x2 204 #define INSTR_RC_CLIENT 0x3 205 #define INSTR_SUBCLIENT_SHIFT 27 206 #define INSTR_SUBCLIENT_MASK 0x18000000 207 #define INSTR_MEDIA_SUBCLIENT 0x2 208 209 /* 210 * Memory interface instructions used by the kernel 211 */ 212 #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) 213 /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */ 214 #define MI_GLOBAL_GTT (1<<22) 215 216 #define MI_NOOP MI_INSTR(0, 0) 217 #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) 218 #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) 219 #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) 220 #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) 221 #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) 222 #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) 223 #define MI_FLUSH MI_INSTR(0x04, 0) 224 #define MI_READ_FLUSH (1 << 0) 225 #define MI_EXE_FLUSH (1 << 1) 226 #define MI_NO_WRITE_FLUSH (1 << 2) 227 #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ 228 #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ 229 #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ 230 #define MI_REPORT_HEAD MI_INSTR(0x07, 0) 231 #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) 232 #define MI_ARB_ENABLE (1<<0) 233 #define MI_ARB_DISABLE (0<<0) 234 #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) 235 #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) 236 #define MI_SUSPEND_FLUSH_EN (1<<0) 237 #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) 238 #define MI_OVERLAY_CONTINUE (0x0<<21) 239 #define MI_OVERLAY_ON (0x1<<21) 240 #define MI_OVERLAY_OFF (0x2<<21) 241 #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) 242 #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) 243 #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) 244 #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) 245 /* IVB has funny definitions for which plane to flip. */ 246 #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) 247 #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) 248 #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) 249 #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) 250 #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) 251 #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) 252 #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */ 253 #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) 254 #define MI_SEMAPHORE_UPDATE (1<<21) 255 #define MI_SEMAPHORE_COMPARE (1<<20) 256 #define MI_SEMAPHORE_REGISTER (1<<18) 257 #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */ 258 #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */ 259 #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */ 260 #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */ 261 #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */ 262 #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */ 263 #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */ 264 #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */ 265 #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */ 266 #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */ 267 #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */ 268 #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */ 269 #define MI_SEMAPHORE_SYNC_INVALID (3<<16) 270 #define MI_SEMAPHORE_SYNC_MASK (3<<16) 271 #define MI_SET_CONTEXT MI_INSTR(0x18, 0) 272 #define MI_MM_SPACE_GTT (1<<8) 273 #define MI_MM_SPACE_PHYSICAL (0<<8) 274 #define MI_SAVE_EXT_STATE_EN (1<<3) 275 #define MI_RESTORE_EXT_STATE_EN (1<<2) 276 #define MI_FORCE_RESTORE (1<<1) 277 #define MI_RESTORE_INHIBIT (1<<0) 278 #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */ 279 #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15) 280 #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */ 281 #define MI_SEMAPHORE_POLL (1<<15) 282 #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12) 283 #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) 284 #define MI_STORE_DWORD_IMM_GEN8 MI_INSTR(0x20, 2) 285 #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */ 286 #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) 287 #define MI_STORE_DWORD_INDEX_SHIFT 2 288 /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: 289 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw 290 * simply ignores the register load under certain conditions. 291 * - One can actually load arbitrary many arbitrary registers: Simply issue x 292 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! 293 */ 294 #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1) 295 #define MI_LRI_FORCE_POSTED (1<<12) 296 #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1) 297 #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1) 298 #define MI_SRM_LRM_GLOBAL_GTT (1<<22) 299 #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ 300 #define MI_FLUSH_DW_STORE_INDEX (1<<21) 301 #define MI_INVALIDATE_TLB (1<<18) 302 #define MI_FLUSH_DW_OP_STOREDW (1<<14) 303 #define MI_FLUSH_DW_OP_MASK (3<<14) 304 #define MI_FLUSH_DW_NOTIFY (1<<8) 305 #define MI_INVALIDATE_BSD (1<<7) 306 #define MI_FLUSH_DW_USE_GTT (1<<2) 307 #define MI_FLUSH_DW_USE_PPGTT (0<<2) 308 #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) 309 #define MI_BATCH_NON_SECURE (1) 310 /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ 311 #define MI_BATCH_NON_SECURE_I965 (1<<8) 312 #define MI_BATCH_PPGTT_HSW (1<<8) 313 #define MI_BATCH_NON_SECURE_HSW (1<<13) 314 #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) 315 #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ 316 #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1) 317 318 319 #define MI_PREDICATE_RESULT_2 (0x2214) 320 #define LOWER_SLICE_ENABLED (1<<0) 321 #define LOWER_SLICE_DISABLED (0<<0) 322 323 /* 324 * 3D instructions used by the kernel 325 */ 326 #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) 327 328 #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) 329 #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 330 #define SC_UPDATE_SCISSOR (0x1<<1) 331 #define SC_ENABLE_MASK (0x1<<0) 332 #define SC_ENABLE (0x1<<0) 333 #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) 334 #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) 335 #define SCI_YMIN_MASK (0xffff<<16) 336 #define SCI_XMIN_MASK (0xffff<<0) 337 #define SCI_YMAX_MASK (0xffff<<16) 338 #define SCI_XMAX_MASK (0xffff<<0) 339 #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) 340 #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) 341 #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) 342 #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) 343 #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) 344 #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) 345 #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) 346 #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) 347 #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) 348 349 #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2)) 350 #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) 351 #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) 352 #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) 353 #define BLT_WRITE_A (2<<20) 354 #define BLT_WRITE_RGB (1<<20) 355 #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A) 356 #define BLT_DEPTH_8 (0<<24) 357 #define BLT_DEPTH_16_565 (1<<24) 358 #define BLT_DEPTH_16_1555 (2<<24) 359 #define BLT_DEPTH_32 (3<<24) 360 #define BLT_ROP_SRC_COPY (0xcc<<16) 361 #define BLT_ROP_COLOR_COPY (0xf0<<16) 362 #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ 363 #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ 364 #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) 365 #define ASYNC_FLIP (1<<22) 366 #define DISPLAY_PLANE_A (0<<20) 367 #define DISPLAY_PLANE_B (1<<20) 368 #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2)) 369 #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ 370 #define PIPE_CONTROL_MMIO_WRITE (1<<23) 371 #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21) 372 #define PIPE_CONTROL_CS_STALL (1<<20) 373 #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) 374 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16) 375 #define PIPE_CONTROL_QW_WRITE (1<<14) 376 #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14) 377 #define PIPE_CONTROL_DEPTH_STALL (1<<13) 378 #define PIPE_CONTROL_WRITE_FLUSH (1<<12) 379 #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ 380 #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ 381 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ 382 #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) 383 #define PIPE_CONTROL_NOTIFY (1<<8) 384 #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */ 385 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) 386 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) 387 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) 388 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) 389 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) 390 #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ 391 392 /* 393 * Commands used only by the command parser 394 */ 395 #define MI_SET_PREDICATE MI_INSTR(0x01, 0) 396 #define MI_ARB_CHECK MI_INSTR(0x05, 0) 397 #define MI_RS_CONTROL MI_INSTR(0x06, 0) 398 #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0) 399 #define MI_PREDICATE MI_INSTR(0x0C, 0) 400 #define MI_RS_CONTEXT MI_INSTR(0x0F, 0) 401 #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0) 402 #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0) 403 #define MI_URB_CLEAR MI_INSTR(0x19, 0) 404 #define MI_UPDATE_GTT MI_INSTR(0x23, 0) 405 #define MI_CLFLUSH MI_INSTR(0x27, 0) 406 #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0) 407 #define MI_REPORT_PERF_COUNT_GGTT (1<<0) 408 #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0) 409 #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0) 410 #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0) 411 #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0) 412 #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0) 413 #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0) 414 415 #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16)) 416 #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16)) 417 #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16)) 418 #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18) 419 #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16)) 420 #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16)) 421 #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \ 422 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16)) 423 #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \ 424 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16)) 425 #define GFX_OP_3DSTATE_SO_DECL_LIST \ 426 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16)) 427 428 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \ 429 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16)) 430 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \ 431 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16)) 432 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \ 433 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16)) 434 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \ 435 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16)) 436 #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \ 437 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16)) 438 439 #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16)) 440 441 #define COLOR_BLT ((0x2<<29)|(0x40<<22)) 442 #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22)) 443 444 /* 445 * Registers used only by the command parser 446 */ 447 #define BCS_SWCTRL 0x22200 448 449 #define HS_INVOCATION_COUNT 0x2300 450 #define DS_INVOCATION_COUNT 0x2308 451 #define IA_VERTICES_COUNT 0x2310 452 #define IA_PRIMITIVES_COUNT 0x2318 453 #define VS_INVOCATION_COUNT 0x2320 454 #define GS_INVOCATION_COUNT 0x2328 455 #define GS_PRIMITIVES_COUNT 0x2330 456 #define CL_INVOCATION_COUNT 0x2338 457 #define CL_PRIMITIVES_COUNT 0x2340 458 #define PS_INVOCATION_COUNT 0x2348 459 #define PS_DEPTH_COUNT 0x2350 460 461 /* There are the 4 64-bit counter registers, one for each stream output */ 462 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8) 463 464 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8) 465 466 #define GEN7_3DPRIM_END_OFFSET 0x2420 467 #define GEN7_3DPRIM_START_VERTEX 0x2430 468 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434 469 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438 470 #define GEN7_3DPRIM_START_INSTANCE 0x243C 471 #define GEN7_3DPRIM_BASE_VERTEX 0x2440 472 473 #define OACONTROL 0x2360 474 475 #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 476 #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 477 #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \ 478 _GEN7_PIPEA_DE_LOAD_SL, \ 479 _GEN7_PIPEB_DE_LOAD_SL) 480 481 /* 482 * Reset registers 483 */ 484 #define DEBUG_RESET_I830 0x6070 485 #define DEBUG_RESET_FULL (1<<7) 486 #define DEBUG_RESET_RENDER (1<<8) 487 #define DEBUG_RESET_DISPLAY (1<<9) 488 489 /* 490 * IOSF sideband 491 */ 492 #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100) 493 #define IOSF_DEVFN_SHIFT 24 494 #define IOSF_OPCODE_SHIFT 16 495 #define IOSF_PORT_SHIFT 8 496 #define IOSF_BYTE_ENABLES_SHIFT 4 497 #define IOSF_BAR_SHIFT 1 498 #define IOSF_SB_BUSY (1<<0) 499 #define IOSF_PORT_BUNIT 0x3 500 #define IOSF_PORT_PUNIT 0x4 501 #define IOSF_PORT_NC 0x11 502 #define IOSF_PORT_DPIO 0x12 503 #define IOSF_PORT_DPIO_2 0x1a 504 #define IOSF_PORT_GPIO_NC 0x13 505 #define IOSF_PORT_CCK 0x14 506 #define IOSF_PORT_CCU 0xA9 507 #define IOSF_PORT_GPS_CORE 0x48 508 #define IOSF_PORT_FLISDSI 0x1B 509 #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104) 510 #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108) 511 512 /* See configdb bunit SB addr map */ 513 #define BUNIT_REG_BISOC 0x11 514 515 #define PUNIT_REG_DSPFREQ 0x36 516 #define DSPFREQSTAT_SHIFT_CHV 24 517 #define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV) 518 #define DSPFREQGUAR_SHIFT_CHV 8 519 #define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV) 520 #define DSPFREQSTAT_SHIFT 30 521 #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) 522 #define DSPFREQGUAR_SHIFT 14 523 #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) 524 #define _DP_SSC(val, pipe) ((val) << (2 * (pipe))) 525 #define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe)) 526 #define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe)) 527 #define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe)) 528 #define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe)) 529 #define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe)) 530 #define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16)) 531 #define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe)) 532 #define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe)) 533 #define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe)) 534 #define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe)) 535 #define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe)) 536 537 /* See the PUNIT HAS v0.8 for the below bits */ 538 enum punit_power_well { 539 PUNIT_POWER_WELL_RENDER = 0, 540 PUNIT_POWER_WELL_MEDIA = 1, 541 PUNIT_POWER_WELL_DISP2D = 3, 542 PUNIT_POWER_WELL_DPIO_CMN_BC = 5, 543 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, 544 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, 545 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, 546 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, 547 PUNIT_POWER_WELL_DPIO_RX0 = 10, 548 PUNIT_POWER_WELL_DPIO_RX1 = 11, 549 PUNIT_POWER_WELL_DPIO_CMN_D = 12, 550 /* FIXME: guesswork below */ 551 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13, 552 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14, 553 PUNIT_POWER_WELL_DPIO_RX2 = 15, 554 555 PUNIT_POWER_WELL_NUM, 556 }; 557 558 #define PUNIT_REG_PWRGT_CTRL 0x60 559 #define PUNIT_REG_PWRGT_STATUS 0x61 560 #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) 561 #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) 562 #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) 563 #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) 564 #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) 565 566 #define PUNIT_REG_GPU_LFM 0xd3 567 #define PUNIT_REG_GPU_FREQ_REQ 0xd4 568 #define PUNIT_REG_GPU_FREQ_STS 0xd8 569 #define GENFREQSTATUS (1<<0) 570 #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc 571 #define PUNIT_REG_CZ_TIMESTAMP 0xce 572 573 #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ 574 #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ 575 576 #define PUNIT_GPU_STATUS_REG 0xdb 577 #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16 578 #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff 579 #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8 580 #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff 581 582 #define PUNIT_GPU_DUTYCYCLE_REG 0xdf 583 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8 584 #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff 585 586 #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c 587 #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 588 #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 589 #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 590 #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 591 #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 592 #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 593 #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 594 #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 595 #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 596 597 #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000 598 #define VLV_RP_UP_EI_THRESHOLD 90 599 #define VLV_RP_DOWN_EI_THRESHOLD 70 600 #define VLV_INT_COUNT_FOR_DOWN_EI 5 601 602 /* vlv2 north clock has */ 603 #define CCK_FUSE_REG 0x8 604 #define CCK_FUSE_HPLL_FREQ_MASK 0x3 605 #define CCK_REG_DSI_PLL_FUSE 0x44 606 #define CCK_REG_DSI_PLL_CONTROL 0x48 607 #define DSI_PLL_VCO_EN (1 << 31) 608 #define DSI_PLL_LDO_GATE (1 << 30) 609 #define DSI_PLL_P1_POST_DIV_SHIFT 17 610 #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) 611 #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) 612 #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) 613 #define DSI_PLL_MUX_MASK (3 << 9) 614 #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) 615 #define DSI_PLL_MUX_DSI0_CCK (1 << 10) 616 #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) 617 #define DSI_PLL_MUX_DSI1_CCK (1 << 9) 618 #define DSI_PLL_CLK_GATE_MASK (0xf << 5) 619 #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) 620 #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) 621 #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) 622 #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) 623 #define DSI_PLL_LOCK (1 << 0) 624 #define CCK_REG_DSI_PLL_DIVIDER 0x4c 625 #define DSI_PLL_LFSR (1 << 31) 626 #define DSI_PLL_FRACTION_EN (1 << 30) 627 #define DSI_PLL_FRAC_COUNTER_SHIFT 27 628 #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) 629 #define DSI_PLL_USYNC_CNT_SHIFT 18 630 #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) 631 #define DSI_PLL_N1_DIV_SHIFT 16 632 #define DSI_PLL_N1_DIV_MASK (3 << 16) 633 #define DSI_PLL_M1_DIV_SHIFT 0 634 #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) 635 #define CCK_DISPLAY_CLOCK_CONTROL 0x6b 636 #define DISPLAY_TRUNK_FORCE_ON (1 << 17) 637 #define DISPLAY_TRUNK_FORCE_OFF (1 << 16) 638 #define DISPLAY_FREQUENCY_STATUS (0x1f << 8) 639 #define DISPLAY_FREQUENCY_STATUS_SHIFT 8 640 #define DISPLAY_FREQUENCY_VALUES (0x1f << 0) 641 642 /** 643 * DOC: DPIO 644 * 645 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI 646 * ports. DPIO is the name given to such a display PHY. These PHYs 647 * don't follow the standard programming model using direct MMIO 648 * registers, and instead their registers must be accessed trough IOSF 649 * sideband. VLV has one such PHY for driving ports B and C, and CHV 650 * adds another PHY for driving port D. Each PHY responds to specific 651 * IOSF-SB port. 652 * 653 * Each display PHY is made up of one or two channels. Each channel 654 * houses a common lane part which contains the PLL and other common 655 * logic. CH0 common lane also contains the IOSF-SB logic for the 656 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock 657 * must be running when any DPIO registers are accessed. 658 * 659 * In addition to having their own registers, the PHYs are also 660 * controlled through some dedicated signals from the display 661 * controller. These include PLL reference clock enable, PLL enable, 662 * and CRI clock selection, for example. 663 * 664 * Eeach channel also has two splines (also called data lanes), and 665 * each spline is made up of one Physical Access Coding Sub-Layer 666 * (PCS) block and two TX lanes. So each channel has two PCS blocks 667 * and four TX lanes. The TX lanes are used as DP lanes or TMDS 668 * data/clock pairs depending on the output type. 669 * 670 * Additionally the PHY also contains an AUX lane with AUX blocks 671 * for each channel. This is used for DP AUX communication, but 672 * this fact isn't really relevant for the driver since AUX is 673 * controlled from the display controller side. No DPIO registers 674 * need to be accessed during AUX communication, 675 * 676 * Generally the common lane corresponds to the pipe and 677 * the spline (PCS/TX) correponds to the port. 678 * 679 * For dual channel PHY (VLV/CHV): 680 * 681 * pipe A == CMN/PLL/REF CH0 682 * 683 * pipe B == CMN/PLL/REF CH1 684 * 685 * port B == PCS/TX CH0 686 * 687 * port C == PCS/TX CH1 688 * 689 * This is especially important when we cross the streams 690 * ie. drive port B with pipe B, or port C with pipe A. 691 * 692 * For single channel PHY (CHV): 693 * 694 * pipe C == CMN/PLL/REF CH0 695 * 696 * port D == PCS/TX CH0 697 * 698 * Note: digital port B is DDI0, digital port C is DDI1, 699 * digital port D is DDI2 700 */ 701 /* 702 * Dual channel PHY (VLV/CHV) 703 * --------------------------------- 704 * | CH0 | CH1 | 705 * | CMN/PLL/REF | CMN/PLL/REF | 706 * |---------------|---------------| Display PHY 707 * | PCS01 | PCS23 | PCS01 | PCS23 | 708 * |-------|-------|-------|-------| 709 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3| 710 * --------------------------------- 711 * | DDI0 | DDI1 | DP/HDMI ports 712 * --------------------------------- 713 * 714 * Single channel PHY (CHV) 715 * ----------------- 716 * | CH0 | 717 * | CMN/PLL/REF | 718 * |---------------| Display PHY 719 * | PCS01 | PCS23 | 720 * |-------|-------| 721 * |TX0|TX1|TX2|TX3| 722 * ----------------- 723 * | DDI2 | DP/HDMI port 724 * ----------------- 725 */ 726 #define DPIO_DEVFN 0 727 728 #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110) 729 #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ 730 #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ 731 #define DPIO_SFR_BYPASS (1<<1) 732 #define DPIO_CMNRST (1<<0) 733 734 #define DPIO_PHY(pipe) ((pipe) >> 1) 735 #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) 736 737 /* 738 * Per pipe/PLL DPIO regs 739 */ 740 #define _VLV_PLL_DW3_CH0 0x800c 741 #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ 742 #define DPIO_POST_DIV_DAC 0 743 #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ 744 #define DPIO_POST_DIV_LVDS1 2 745 #define DPIO_POST_DIV_LVDS2 3 746 #define DPIO_K_SHIFT (24) /* 4 bits */ 747 #define DPIO_P1_SHIFT (21) /* 3 bits */ 748 #define DPIO_P2_SHIFT (16) /* 5 bits */ 749 #define DPIO_N_SHIFT (12) /* 4 bits */ 750 #define DPIO_ENABLE_CALIBRATION (1<<11) 751 #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ 752 #define DPIO_M2DIV_MASK 0xff 753 #define _VLV_PLL_DW3_CH1 0x802c 754 #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) 755 756 #define _VLV_PLL_DW5_CH0 0x8014 757 #define DPIO_REFSEL_OVERRIDE 27 758 #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ 759 #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ 760 #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ 761 #define DPIO_PLL_REFCLK_SEL_MASK 3 762 #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ 763 #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ 764 #define _VLV_PLL_DW5_CH1 0x8034 765 #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) 766 767 #define _VLV_PLL_DW7_CH0 0x801c 768 #define _VLV_PLL_DW7_CH1 0x803c 769 #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) 770 771 #define _VLV_PLL_DW8_CH0 0x8040 772 #define _VLV_PLL_DW8_CH1 0x8060 773 #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) 774 775 #define VLV_PLL_DW9_BCAST 0xc044 776 #define _VLV_PLL_DW9_CH0 0x8044 777 #define _VLV_PLL_DW9_CH1 0x8064 778 #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) 779 780 #define _VLV_PLL_DW10_CH0 0x8048 781 #define _VLV_PLL_DW10_CH1 0x8068 782 #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) 783 784 #define _VLV_PLL_DW11_CH0 0x804c 785 #define _VLV_PLL_DW11_CH1 0x806c 786 #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) 787 788 /* Spec for ref block start counts at DW10 */ 789 #define VLV_REF_DW13 0x80ac 790 791 #define VLV_CMN_DW0 0x8100 792 793 /* 794 * Per DDI channel DPIO regs 795 */ 796 797 #define _VLV_PCS_DW0_CH0 0x8200 798 #define _VLV_PCS_DW0_CH1 0x8400 799 #define DPIO_PCS_TX_LANE2_RESET (1<<16) 800 #define DPIO_PCS_TX_LANE1_RESET (1<<7) 801 #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) 802 803 #define _VLV_PCS01_DW0_CH0 0x200 804 #define _VLV_PCS23_DW0_CH0 0x400 805 #define _VLV_PCS01_DW0_CH1 0x2600 806 #define _VLV_PCS23_DW0_CH1 0x2800 807 #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1) 808 #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1) 809 810 #define _VLV_PCS_DW1_CH0 0x8204 811 #define _VLV_PCS_DW1_CH1 0x8404 812 #define CHV_PCS_REQ_SOFTRESET_EN (1<<23) 813 #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) 814 #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) 815 #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) 816 #define DPIO_PCS_CLK_SOFT_RESET (1<<5) 817 #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) 818 819 #define _VLV_PCS01_DW1_CH0 0x204 820 #define _VLV_PCS23_DW1_CH0 0x404 821 #define _VLV_PCS01_DW1_CH1 0x2604 822 #define _VLV_PCS23_DW1_CH1 0x2804 823 #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1) 824 #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1) 825 826 #define _VLV_PCS_DW8_CH0 0x8220 827 #define _VLV_PCS_DW8_CH1 0x8420 828 #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20) 829 #define CHV_PCS_USEDCLKCHANNEL (1 << 21) 830 #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) 831 832 #define _VLV_PCS01_DW8_CH0 0x0220 833 #define _VLV_PCS23_DW8_CH0 0x0420 834 #define _VLV_PCS01_DW8_CH1 0x2620 835 #define _VLV_PCS23_DW8_CH1 0x2820 836 #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) 837 #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) 838 839 #define _VLV_PCS_DW9_CH0 0x8224 840 #define _VLV_PCS_DW9_CH1 0x8424 841 #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) 842 843 #define _CHV_PCS_DW10_CH0 0x8228 844 #define _CHV_PCS_DW10_CH1 0x8428 845 #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30) 846 #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31) 847 #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1) 848 849 #define _VLV_PCS01_DW10_CH0 0x0228 850 #define _VLV_PCS23_DW10_CH0 0x0428 851 #define _VLV_PCS01_DW10_CH1 0x2628 852 #define _VLV_PCS23_DW10_CH1 0x2828 853 #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1) 854 #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1) 855 856 #define _VLV_PCS_DW11_CH0 0x822c 857 #define _VLV_PCS_DW11_CH1 0x842c 858 #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) 859 860 #define _VLV_PCS_DW12_CH0 0x8230 861 #define _VLV_PCS_DW12_CH1 0x8430 862 #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) 863 864 #define _VLV_PCS_DW14_CH0 0x8238 865 #define _VLV_PCS_DW14_CH1 0x8438 866 #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) 867 868 #define _VLV_PCS_DW23_CH0 0x825c 869 #define _VLV_PCS_DW23_CH1 0x845c 870 #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) 871 872 #define _VLV_TX_DW2_CH0 0x8288 873 #define _VLV_TX_DW2_CH1 0x8488 874 #define DPIO_SWING_MARGIN000_SHIFT 16 875 #define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT) 876 #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8 877 #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) 878 879 #define _VLV_TX_DW3_CH0 0x828c 880 #define _VLV_TX_DW3_CH1 0x848c 881 /* The following bit for CHV phy */ 882 #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27) 883 #define DPIO_SWING_MARGIN101_SHIFT 16 884 #define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT) 885 #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) 886 887 #define _VLV_TX_DW4_CH0 0x8290 888 #define _VLV_TX_DW4_CH1 0x8490 889 #define DPIO_SWING_DEEMPH9P5_SHIFT 24 890 #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT) 891 #define DPIO_SWING_DEEMPH6P0_SHIFT 16 892 #define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT) 893 #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) 894 895 #define _VLV_TX3_DW4_CH0 0x690 896 #define _VLV_TX3_DW4_CH1 0x2a90 897 #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) 898 899 #define _VLV_TX_DW5_CH0 0x8294 900 #define _VLV_TX_DW5_CH1 0x8494 901 #define DPIO_TX_OCALINIT_EN (1<<31) 902 #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) 903 904 #define _VLV_TX_DW11_CH0 0x82ac 905 #define _VLV_TX_DW11_CH1 0x84ac 906 #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) 907 908 #define _VLV_TX_DW14_CH0 0x82b8 909 #define _VLV_TX_DW14_CH1 0x84b8 910 #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) 911 912 /* CHV dpPhy registers */ 913 #define _CHV_PLL_DW0_CH0 0x8000 914 #define _CHV_PLL_DW0_CH1 0x8180 915 #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1) 916 917 #define _CHV_PLL_DW1_CH0 0x8004 918 #define _CHV_PLL_DW1_CH1 0x8184 919 #define DPIO_CHV_N_DIV_SHIFT 8 920 #define DPIO_CHV_M1_DIV_BY_2 (0 << 0) 921 #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1) 922 923 #define _CHV_PLL_DW2_CH0 0x8008 924 #define _CHV_PLL_DW2_CH1 0x8188 925 #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1) 926 927 #define _CHV_PLL_DW3_CH0 0x800c 928 #define _CHV_PLL_DW3_CH1 0x818c 929 #define DPIO_CHV_FRAC_DIV_EN (1 << 16) 930 #define DPIO_CHV_FIRST_MOD (0 << 8) 931 #define DPIO_CHV_SECOND_MOD (1 << 8) 932 #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0 933 #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1) 934 935 #define _CHV_PLL_DW6_CH0 0x8018 936 #define _CHV_PLL_DW6_CH1 0x8198 937 #define DPIO_CHV_GAIN_CTRL_SHIFT 16 938 #define DPIO_CHV_INT_COEFF_SHIFT 8 939 #define DPIO_CHV_PROP_COEFF_SHIFT 0 940 #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1) 941 942 #define _CHV_CMN_DW5_CH0 0x8114 943 #define CHV_BUFRIGHTENA1_DISABLE (0 << 20) 944 #define CHV_BUFRIGHTENA1_NORMAL (1 << 20) 945 #define CHV_BUFRIGHTENA1_FORCE (3 << 20) 946 #define CHV_BUFRIGHTENA1_MASK (3 << 20) 947 #define CHV_BUFLEFTENA1_DISABLE (0 << 22) 948 #define CHV_BUFLEFTENA1_NORMAL (1 << 22) 949 #define CHV_BUFLEFTENA1_FORCE (3 << 22) 950 #define CHV_BUFLEFTENA1_MASK (3 << 22) 951 952 #define _CHV_CMN_DW13_CH0 0x8134 953 #define _CHV_CMN_DW0_CH1 0x8080 954 #define DPIO_CHV_S1_DIV_SHIFT 21 955 #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */ 956 #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */ 957 #define DPIO_CHV_K_DIV_SHIFT 4 958 #define DPIO_PLL_FREQLOCK (1 << 1) 959 #define DPIO_PLL_LOCK (1 << 0) 960 #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1) 961 962 #define _CHV_CMN_DW14_CH0 0x8138 963 #define _CHV_CMN_DW1_CH1 0x8084 964 #define DPIO_AFC_RECAL (1 << 14) 965 #define DPIO_DCLKP_EN (1 << 13) 966 #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */ 967 #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */ 968 #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */ 969 #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */ 970 #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */ 971 #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */ 972 #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */ 973 #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */ 974 #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1) 975 976 #define _CHV_CMN_DW19_CH0 0x814c 977 #define _CHV_CMN_DW6_CH1 0x8098 978 #define CHV_CMN_USEDCLKCHANNEL (1 << 13) 979 #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1) 980 981 #define CHV_CMN_DW30 0x8178 982 #define DPIO_LRC_BYPASS (1 << 3) 983 984 #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \ 985 (lane) * 0x200 + (offset)) 986 987 #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80) 988 #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84) 989 #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88) 990 #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c) 991 #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90) 992 #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94) 993 #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98) 994 #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c) 995 #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0) 996 #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4) 997 #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8) 998 #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac) 999 #define DPIO_FRC_LATENCY_SHFIT 8 1000 #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8) 1001 #define DPIO_UPAR_SHIFT 30 1002 /* 1003 * Fence registers 1004 */ 1005 #define FENCE_REG_830_0 0x2000 1006 #define FENCE_REG_945_8 0x3000 1007 #define I830_FENCE_START_MASK 0x07f80000 1008 #define I830_FENCE_TILING_Y_SHIFT 12 1009 #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) 1010 #define I830_FENCE_PITCH_SHIFT 4 1011 #define I830_FENCE_REG_VALID (1<<0) 1012 #define I915_FENCE_MAX_PITCH_VAL 4 1013 #define I830_FENCE_MAX_PITCH_VAL 6 1014 #define I830_FENCE_MAX_SIZE_VAL (1<<8) 1015 1016 #define I915_FENCE_START_MASK 0x0ff00000 1017 #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) 1018 1019 #define FENCE_REG_965_0 0x03000 1020 #define I965_FENCE_PITCH_SHIFT 2 1021 #define I965_FENCE_TILING_Y_SHIFT 1 1022 #define I965_FENCE_REG_VALID (1<<0) 1023 #define I965_FENCE_MAX_PITCH_VAL 0x0400 1024 1025 #define FENCE_REG_SANDYBRIDGE_0 0x100000 1026 #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32 1027 #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 1028 1029 1030 /* control register for cpu gtt access */ 1031 #define TILECTL 0x101000 1032 #define TILECTL_SWZCTL (1 << 0) 1033 #define TILECTL_TLB_PREFETCH_DIS (1 << 2) 1034 #define TILECTL_BACKSNOOP_DIS (1 << 3) 1035 1036 /* 1037 * Instruction and interrupt control regs 1038 */ 1039 #define PGTBL_CTL 0x02020 1040 #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */ 1041 #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */ 1042 #define PGTBL_ER 0x02024 1043 #define PRB0_BASE (0x2030-0x30) 1044 #define PRB1_BASE (0x2040-0x30) /* 830,gen3 */ 1045 #define PRB2_BASE (0x2050-0x30) /* gen3 */ 1046 #define SRB0_BASE (0x2100-0x30) /* gen2 */ 1047 #define SRB1_BASE (0x2110-0x30) /* gen2 */ 1048 #define SRB2_BASE (0x2120-0x30) /* 830 */ 1049 #define SRB3_BASE (0x2130-0x30) /* 830 */ 1050 #define RENDER_RING_BASE 0x02000 1051 #define BSD_RING_BASE 0x04000 1052 #define GEN6_BSD_RING_BASE 0x12000 1053 #define GEN8_BSD2_RING_BASE 0x1c000 1054 #define VEBOX_RING_BASE 0x1a000 1055 #define BLT_RING_BASE 0x22000 1056 #define RING_TAIL(base) ((base)+0x30) 1057 #define RING_HEAD(base) ((base)+0x34) 1058 #define RING_START(base) ((base)+0x38) 1059 #define RING_CTL(base) ((base)+0x3c) 1060 #define RING_SYNC_0(base) ((base)+0x40) 1061 #define RING_SYNC_1(base) ((base)+0x44) 1062 #define RING_SYNC_2(base) ((base)+0x48) 1063 #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) 1064 #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) 1065 #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) 1066 #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) 1067 #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) 1068 #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) 1069 #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) 1070 #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) 1071 #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) 1072 #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) 1073 #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) 1074 #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) 1075 #define GEN6_NOSYNC 0 1076 #define RING_PSMI_CTL(base) ((base)+0x50) 1077 #define RING_MAX_IDLE(base) ((base)+0x54) 1078 #define RING_HWS_PGA(base) ((base)+0x80) 1079 #define RING_HWS_PGA_GEN6(base) ((base)+0x2080) 1080 1081 #define GEN7_WR_WATERMARK 0x4028 1082 #define GEN7_GFX_PRIO_CTRL 0x402C 1083 #define ARB_MODE 0x4030 1084 #define ARB_MODE_SWIZZLE_SNB (1<<4) 1085 #define ARB_MODE_SWIZZLE_IVB (1<<5) 1086 #define GEN7_GFX_PEND_TLB0 0x4034 1087 #define GEN7_GFX_PEND_TLB1 0x4038 1088 /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */ 1089 #define GEN7_LRA_LIMITS_BASE 0x403C 1090 #define GEN7_LRA_LIMITS_REG_NUM 13 1091 #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070 1092 #define GEN7_GFX_MAX_REQ_COUNT 0x4074 1093 1094 #define GAMTARBMODE 0x04a08 1095 #define ARB_MODE_BWGTLB_DISABLE (1<<9) 1096 #define ARB_MODE_SWIZZLE_BDW (1<<1) 1097 #define RENDER_HWS_PGA_GEN7 (0x04080) 1098 #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id) 1099 #define RING_FAULT_GTTSEL_MASK (1<<11) 1100 #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff) 1101 #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3) 1102 #define RING_FAULT_VALID (1<<0) 1103 #define DONE_REG 0x40b0 1104 #define GEN8_PRIVATE_PAT 0x40e0 1105 #define BSD_HWS_PGA_GEN7 (0x04180) 1106 #define BLT_HWS_PGA_GEN7 (0x04280) 1107 #define VEBOX_HWS_PGA_GEN7 (0x04380) 1108 #define RING_ACTHD(base) ((base)+0x74) 1109 #define RING_ACTHD_UDW(base) ((base)+0x5c) 1110 #define RING_NOPID(base) ((base)+0x94) 1111 #define RING_IMR(base) ((base)+0xa8) 1112 #define RING_HWSTAM(base) ((base)+0x98) 1113 #define RING_TIMESTAMP(base) ((base)+0x358) 1114 #define TAIL_ADDR 0x001FFFF8 1115 #define HEAD_WRAP_COUNT 0xFFE00000 1116 #define HEAD_WRAP_ONE 0x00200000 1117 #define HEAD_ADDR 0x001FFFFC 1118 #define RING_NR_PAGES 0x001FF000 1119 #define RING_REPORT_MASK 0x00000006 1120 #define RING_REPORT_64K 0x00000002 1121 #define RING_REPORT_128K 0x00000004 1122 #define RING_NO_REPORT 0x00000000 1123 #define RING_VALID_MASK 0x00000001 1124 #define RING_VALID 0x00000001 1125 #define RING_INVALID 0x00000000 1126 #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ 1127 #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ 1128 #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ 1129 1130 #define GEN7_TLB_RD_ADDR 0x4700 1131 1132 #if 0 1133 #define PRB0_TAIL 0x02030 1134 #define PRB0_HEAD 0x02034 1135 #define PRB0_START 0x02038 1136 #define PRB0_CTL 0x0203c 1137 #define PRB1_TAIL 0x02040 /* 915+ only */ 1138 #define PRB1_HEAD 0x02044 /* 915+ only */ 1139 #define PRB1_START 0x02048 /* 915+ only */ 1140 #define PRB1_CTL 0x0204c /* 915+ only */ 1141 #endif 1142 #define IPEIR_I965 0x02064 1143 #define IPEHR_I965 0x02068 1144 #define INSTDONE_I965 0x0206c 1145 #define GEN7_INSTDONE_1 0x0206c 1146 #define GEN7_SC_INSTDONE 0x07100 1147 #define GEN7_SAMPLER_INSTDONE 0x0e160 1148 #define GEN7_ROW_INSTDONE 0x0e164 1149 #define I915_NUM_INSTDONE_REG 4 1150 #define RING_IPEIR(base) ((base)+0x64) 1151 #define RING_IPEHR(base) ((base)+0x68) 1152 #define RING_INSTDONE(base) ((base)+0x6c) 1153 #define RING_INSTPS(base) ((base)+0x70) 1154 #define RING_DMA_FADD(base) ((base)+0x78) 1155 #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */ 1156 #define RING_INSTPM(base) ((base)+0xc0) 1157 #define RING_MI_MODE(base) ((base)+0x9c) 1158 #define INSTPS 0x02070 /* 965+ only */ 1159 #define INSTDONE1 0x0207c /* 965+ only */ 1160 #define ACTHD_I965 0x02074 1161 #define HWS_PGA 0x02080 1162 #define HWS_ADDRESS_MASK 0xfffff000 1163 #define HWS_START_ADDRESS_SHIFT 4 1164 #define PWRCTXA 0x2088 /* 965GM+ only */ 1165 #define PWRCTX_EN (1<<0) 1166 #define IPEIR 0x02088 1167 #define IPEHR 0x0208c 1168 #define INSTDONE 0x02090 1169 #define NOPID 0x02094 1170 #define HWSTAM 0x02098 1171 #define DMA_FADD_I8XX 0x020d0 1172 #define RING_BBSTATE(base) ((base)+0x110) 1173 #define RING_BBADDR(base) ((base)+0x140) 1174 #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */ 1175 1176 #define ERROR_GEN6 0x040a0 1177 #define GEN7_ERR_INT 0x44040 1178 #define ERR_INT_POISON (1<<31) 1179 #define ERR_INT_MMIO_UNCLAIMED (1<<13) 1180 #define ERR_INT_PIPE_CRC_DONE_C (1<<8) 1181 #define ERR_INT_FIFO_UNDERRUN_C (1<<6) 1182 #define ERR_INT_PIPE_CRC_DONE_B (1<<5) 1183 #define ERR_INT_FIFO_UNDERRUN_B (1<<3) 1184 #define ERR_INT_PIPE_CRC_DONE_A (1<<2) 1185 #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3)) 1186 #define ERR_INT_FIFO_UNDERRUN_A (1<<0) 1187 #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3)) 1188 1189 #define FPGA_DBG 0x42300 1190 #define FPGA_DBG_RM_NOCLAIM (1<<31) 1191 1192 #define DERRMR 0x44050 1193 /* Note that HBLANK events are reserved on bdw+ */ 1194 #define DERRMR_PIPEA_SCANLINE (1<<0) 1195 #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) 1196 #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) 1197 #define DERRMR_PIPEA_VBLANK (1<<3) 1198 #define DERRMR_PIPEA_HBLANK (1<<5) 1199 #define DERRMR_PIPEB_SCANLINE (1<<8) 1200 #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) 1201 #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) 1202 #define DERRMR_PIPEB_VBLANK (1<<11) 1203 #define DERRMR_PIPEB_HBLANK (1<<13) 1204 /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ 1205 #define DERRMR_PIPEC_SCANLINE (1<<14) 1206 #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) 1207 #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) 1208 #define DERRMR_PIPEC_VBLANK (1<<21) 1209 #define DERRMR_PIPEC_HBLANK (1<<22) 1210 1211 1212 /* GM45+ chicken bits -- debug workaround bits that may be required 1213 * for various sorts of correct behavior. The top 16 bits of each are 1214 * the enables for writing to the corresponding low bit. 1215 */ 1216 #define _3D_CHICKEN 0x02084 1217 #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) 1218 #define _3D_CHICKEN2 0x0208c 1219 /* Disables pipelining of read flushes past the SF-WIZ interface. 1220 * Required on all Ironlake steppings according to the B-Spec, but the 1221 * particular danger of not doing so is not specified. 1222 */ 1223 # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) 1224 #define _3D_CHICKEN3 0x02090 1225 #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) 1226 #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) 1227 #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ 1228 #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ 1229 1230 #define MI_MODE 0x0209c 1231 # define VS_TIMER_DISPATCH (1 << 6) 1232 # define MI_FLUSH_ENABLE (1 << 12) 1233 # define ASYNC_FLIP_PERF_DISABLE (1 << 14) 1234 # define MODE_IDLE (1 << 9) 1235 # define STOP_RING (1 << 8) 1236 1237 #define GEN6_GT_MODE 0x20d0 1238 #define GEN7_GT_MODE 0x7008 1239 #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) 1240 #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) 1241 #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) 1242 #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) 1243 #define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16) 1244 #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) 1245 1246 #define GFX_MODE 0x02520 1247 #define GFX_MODE_GEN7 0x0229c 1248 #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c) 1249 #define GFX_RUN_LIST_ENABLE (1<<15) 1250 #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) 1251 #define GFX_SURFACE_FAULT_ENABLE (1<<12) 1252 #define GFX_REPLAY_MODE (1<<11) 1253 #define GFX_PSMI_GRANULARITY (1<<10) 1254 #define GFX_PPGTT_ENABLE (1<<9) 1255 1256 #define VLV_DISPLAY_BASE 0x180000 1257 #define VLV_MIPI_BASE VLV_DISPLAY_BASE 1258 1259 #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030) 1260 #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034) 1261 #define SCPD0 0x0209c /* 915+ only */ 1262 #define IER 0x020a0 1263 #define IIR 0x020a4 1264 #define IMR 0x020a8 1265 #define ISR 0x020ac 1266 #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060) 1267 #define GINT_DIS (1<<22) 1268 #define GCFG_DIS (1<<8) 1269 #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064) 1270 #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084) 1271 #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0) 1272 #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4) 1273 #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8) 1274 #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac) 1275 #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120) 1276 #define VLV_PCBR_ADDR_SHIFT 12 1277 1278 #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ 1279 #define EIR 0x020b0 1280 #define EMR 0x020b4 1281 #define ESR 0x020b8 1282 #define GM45_ERROR_PAGE_TABLE (1<<5) 1283 #define GM45_ERROR_MEM_PRIV (1<<4) 1284 #define I915_ERROR_PAGE_TABLE (1<<4) 1285 #define GM45_ERROR_CP_PRIV (1<<3) 1286 #define I915_ERROR_MEMORY_REFRESH (1<<1) 1287 #define I915_ERROR_INSTRUCTION (1<<0) 1288 #define INSTPM 0x020c0 1289 #define INSTPM_SELF_EN (1<<12) /* 915GM only */ 1290 #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts 1291 will not assert AGPBUSY# and will only 1292 be delivered when out of C3. */ 1293 #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ 1294 #define INSTPM_TLB_INVALIDATE (1<<9) 1295 #define INSTPM_SYNC_FLUSH (1<<5) 1296 #define ACTHD 0x020c8 1297 #define MEM_MODE 0x020cc 1298 #define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */ 1299 #define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */ 1300 #define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */ 1301 #define FW_BLC 0x020d8 1302 #define FW_BLC2 0x020dc 1303 #define FW_BLC_SELF 0x020e0 /* 915+ only */ 1304 #define FW_BLC_SELF_EN_MASK (1<<31) 1305 #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ 1306 #define FW_BLC_SELF_EN (1<<15) /* 945 only */ 1307 #define MM_BURST_LENGTH 0x00700000 1308 #define MM_FIFO_WATERMARK 0x0001F000 1309 #define LM_BURST_LENGTH 0x00000700 1310 #define LM_FIFO_WATERMARK 0x0000001F 1311 #define MI_ARB_STATE 0x020e4 /* 915+ only */ 1312 1313 /* Make render/texture TLB fetches lower priorty than associated data 1314 * fetches. This is not turned on by default 1315 */ 1316 #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) 1317 1318 /* Isoch request wait on GTT enable (Display A/B/C streams). 1319 * Make isoch requests stall on the TLB update. May cause 1320 * display underruns (test mode only) 1321 */ 1322 #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) 1323 1324 /* Block grant count for isoch requests when block count is 1325 * set to a finite value. 1326 */ 1327 #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) 1328 #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ 1329 #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ 1330 #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ 1331 #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ 1332 1333 /* Enable render writes to complete in C2/C3/C4 power states. 1334 * If this isn't enabled, render writes are prevented in low 1335 * power states. That seems bad to me. 1336 */ 1337 #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) 1338 1339 /* This acknowledges an async flip immediately instead 1340 * of waiting for 2TLB fetches. 1341 */ 1342 #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) 1343 1344 /* Enables non-sequential data reads through arbiter 1345 */ 1346 #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) 1347 1348 /* Disable FSB snooping of cacheable write cycles from binner/render 1349 * command stream 1350 */ 1351 #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) 1352 1353 /* Arbiter time slice for non-isoch streams */ 1354 #define MI_ARB_TIME_SLICE_MASK (7 << 5) 1355 #define MI_ARB_TIME_SLICE_1 (0 << 5) 1356 #define MI_ARB_TIME_SLICE_2 (1 << 5) 1357 #define MI_ARB_TIME_SLICE_4 (2 << 5) 1358 #define MI_ARB_TIME_SLICE_6 (3 << 5) 1359 #define MI_ARB_TIME_SLICE_8 (4 << 5) 1360 #define MI_ARB_TIME_SLICE_10 (5 << 5) 1361 #define MI_ARB_TIME_SLICE_14 (6 << 5) 1362 #define MI_ARB_TIME_SLICE_16 (7 << 5) 1363 1364 /* Low priority grace period page size */ 1365 #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ 1366 #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) 1367 1368 /* Disable display A/B trickle feed */ 1369 #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) 1370 1371 /* Set display plane priority */ 1372 #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ 1373 #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ 1374 1375 #define MI_STATE 0x020e4 /* gen2 only */ 1376 #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */ 1377 #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */ 1378 1379 #define CACHE_MODE_0 0x02120 /* 915+ only */ 1380 #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) 1381 #define CM0_IZ_OPT_DISABLE (1<<6) 1382 #define CM0_ZR_OPT_DISABLE (1<<5) 1383 #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) 1384 #define CM0_DEPTH_EVICT_DISABLE (1<<4) 1385 #define CM0_COLOR_EVICT_DISABLE (1<<3) 1386 #define CM0_DEPTH_WRITE_DISABLE (1<<1) 1387 #define CM0_RC_OP_FLUSH_DISABLE (1<<0) 1388 #define GFX_FLSH_CNTL 0x02170 /* 915+ only */ 1389 #define GFX_FLSH_CNTL_GEN6 0x101008 1390 #define GFX_FLSH_CNTL_EN (1<<0) 1391 #define ECOSKPD 0x021d0 1392 #define ECO_GATING_CX_ONLY (1<<3) 1393 #define ECO_FLIP_DONE (1<<0) 1394 1395 #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */ 1396 #define RC_OP_FLUSH_ENABLE (1<<0) 1397 #define HIZ_RAW_STALL_OPT_DISABLE (1<<2) 1398 #define CACHE_MODE_1 0x7004 /* IVB+ */ 1399 #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) 1400 #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) 1401 1402 #define GEN6_BLITTER_ECOSKPD 0x221d0 1403 #define GEN6_BLITTER_LOCK_SHIFT 16 1404 #define GEN6_BLITTER_FBC_NOTIFY (1<<3) 1405 1406 #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050 1407 #define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0) 1408 #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) 1409 #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10) 1410 1411 #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050 1412 #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) 1413 #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) 1414 #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) 1415 #define GEN6_BSD_GO_INDICATOR (1 << 4) 1416 1417 /* On modern GEN architectures interrupt control consists of two sets 1418 * of registers. The first set pertains to the ring generating the 1419 * interrupt. The second control is for the functional block generating the 1420 * interrupt. These are PM, GT, DE, etc. 1421 * 1422 * Luckily *knocks on wood* all the ring interrupt bits match up with the 1423 * GT interrupt bits, so we don't need to duplicate the defines. 1424 * 1425 * These defines should cover us well from SNB->HSW with minor exceptions 1426 * it can also work on ILK. 1427 */ 1428 #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) 1429 #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) 1430 #define GT_BLT_USER_INTERRUPT (1 << 22) 1431 #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) 1432 #define GT_BSD_USER_INTERRUPT (1 << 12) 1433 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ 1434 #define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8) 1435 #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ 1436 #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) 1437 #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) 1438 #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) 1439 #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) 1440 #define GT_RENDER_USER_INTERRUPT (1 << 0) 1441 1442 #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ 1443 #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ 1444 1445 #define GT_PARITY_ERROR(dev) \ 1446 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ 1447 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) 1448 1449 /* These are all the "old" interrupts */ 1450 #define ILK_BSD_USER_INTERRUPT (1<<5) 1451 1452 #define I915_PM_INTERRUPT (1<<31) 1453 #define I915_ISP_INTERRUPT (1<<22) 1454 #define I915_LPE_PIPE_B_INTERRUPT (1<<21) 1455 #define I915_LPE_PIPE_A_INTERRUPT (1<<20) 1456 #define I915_MIPIB_INTERRUPT (1<<19) 1457 #define I915_MIPIA_INTERRUPT (1<<18) 1458 #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) 1459 #define I915_DISPLAY_PORT_INTERRUPT (1<<17) 1460 #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) 1461 #define I915_MASTER_ERROR_INTERRUPT (1<<15) 1462 #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) 1463 #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) 1464 #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ 1465 #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) 1466 #define I915_HWB_OOM_INTERRUPT (1<<13) 1467 #define I915_LPE_PIPE_C_INTERRUPT (1<<12) 1468 #define I915_SYNC_STATUS_INTERRUPT (1<<12) 1469 #define I915_MISC_INTERRUPT (1<<11) 1470 #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) 1471 #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) 1472 #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) 1473 #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) 1474 #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) 1475 #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) 1476 #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) 1477 #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) 1478 #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) 1479 #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) 1480 #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) 1481 #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) 1482 #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) 1483 #define I915_DEBUG_INTERRUPT (1<<2) 1484 #define I915_WINVALID_INTERRUPT (1<<1) 1485 #define I915_USER_INTERRUPT (1<<1) 1486 #define I915_ASLE_INTERRUPT (1<<0) 1487 #define I915_BSD_USER_INTERRUPT (1<<25) 1488 1489 #define GEN6_BSD_RNCID 0x12198 1490 1491 #define GEN7_FF_THREAD_MODE 0x20a0 1492 #define GEN7_FF_SCHED_MASK 0x0077070 1493 #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) 1494 #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) 1495 #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) 1496 #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) 1497 #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ 1498 #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) 1499 #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) 1500 #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) 1501 #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ 1502 #define GEN7_FF_VS_SCHED_HW (0x0<<12) 1503 #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) 1504 #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) 1505 #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ 1506 #define GEN7_FF_DS_SCHED_HW (0x0<<4) 1507 1508 /* 1509 * Framebuffer compression (915+ only) 1510 */ 1511 1512 #define FBC_CFB_BASE 0x03200 /* 4k page aligned */ 1513 #define FBC_LL_BASE 0x03204 /* 4k page aligned */ 1514 #define FBC_CONTROL 0x03208 1515 #define FBC_CTL_EN (1<<31) 1516 #define FBC_CTL_PERIODIC (1<<30) 1517 #define FBC_CTL_INTERVAL_SHIFT (16) 1518 #define FBC_CTL_UNCOMPRESSIBLE (1<<14) 1519 #define FBC_CTL_C3_IDLE (1<<13) 1520 #define FBC_CTL_STRIDE_SHIFT (5) 1521 #define FBC_CTL_FENCENO_SHIFT (0) 1522 #define FBC_COMMAND 0x0320c 1523 #define FBC_CMD_COMPRESS (1<<0) 1524 #define FBC_STATUS 0x03210 1525 #define FBC_STAT_COMPRESSING (1<<31) 1526 #define FBC_STAT_COMPRESSED (1<<30) 1527 #define FBC_STAT_MODIFIED (1<<29) 1528 #define FBC_STAT_CURRENT_LINE_SHIFT (0) 1529 #define FBC_CONTROL2 0x03214 1530 #define FBC_CTL_FENCE_DBL (0<<4) 1531 #define FBC_CTL_IDLE_IMM (0<<2) 1532 #define FBC_CTL_IDLE_FULL (1<<2) 1533 #define FBC_CTL_IDLE_LINE (2<<2) 1534 #define FBC_CTL_IDLE_DEBUG (3<<2) 1535 #define FBC_CTL_CPU_FENCE (1<<1) 1536 #define FBC_CTL_PLANE(plane) ((plane)<<0) 1537 #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */ 1538 #define FBC_TAG 0x03300 1539 1540 #define FBC_LL_SIZE (1536) 1541 1542 /* Framebuffer compression for GM45+ */ 1543 #define DPFC_CB_BASE 0x3200 1544 #define DPFC_CONTROL 0x3208 1545 #define DPFC_CTL_EN (1<<31) 1546 #define DPFC_CTL_PLANE(plane) ((plane)<<30) 1547 #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) 1548 #define DPFC_CTL_FENCE_EN (1<<29) 1549 #define IVB_DPFC_CTL_FENCE_EN (1<<28) 1550 #define DPFC_CTL_PERSISTENT_MODE (1<<25) 1551 #define DPFC_SR_EN (1<<10) 1552 #define DPFC_CTL_LIMIT_1X (0<<6) 1553 #define DPFC_CTL_LIMIT_2X (1<<6) 1554 #define DPFC_CTL_LIMIT_4X (2<<6) 1555 #define DPFC_RECOMP_CTL 0x320c 1556 #define DPFC_RECOMP_STALL_EN (1<<27) 1557 #define DPFC_RECOMP_STALL_WM_SHIFT (16) 1558 #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) 1559 #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) 1560 #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) 1561 #define DPFC_STATUS 0x3210 1562 #define DPFC_INVAL_SEG_SHIFT (16) 1563 #define DPFC_INVAL_SEG_MASK (0x07ff0000) 1564 #define DPFC_COMP_SEG_SHIFT (0) 1565 #define DPFC_COMP_SEG_MASK (0x000003ff) 1566 #define DPFC_STATUS2 0x3214 1567 #define DPFC_FENCE_YOFF 0x3218 1568 #define DPFC_CHICKEN 0x3224 1569 #define DPFC_HT_MODIFY (1<<31) 1570 1571 /* Framebuffer compression for Ironlake */ 1572 #define ILK_DPFC_CB_BASE 0x43200 1573 #define ILK_DPFC_CONTROL 0x43208 1574 #define FBC_CTL_FALSE_COLOR (1<<10) 1575 /* The bit 28-8 is reserved */ 1576 #define DPFC_RESERVED (0x1FFFFF00) 1577 #define ILK_DPFC_RECOMP_CTL 0x4320c 1578 #define ILK_DPFC_STATUS 0x43210 1579 #define ILK_DPFC_FENCE_YOFF 0x43218 1580 #define ILK_DPFC_CHICKEN 0x43224 1581 #define ILK_FBC_RT_BASE 0x2128 1582 #define ILK_FBC_RT_VALID (1<<0) 1583 #define SNB_FBC_FRONT_BUFFER (1<<1) 1584 1585 #define ILK_DISPLAY_CHICKEN1 0x42000 1586 #define ILK_FBCQ_DIS (1<<22) 1587 #define ILK_PABSTRETCH_DIS (1<<21) 1588 1589 1590 /* 1591 * Framebuffer compression for Sandybridge 1592 * 1593 * The following two registers are of type GTTMMADR 1594 */ 1595 #define SNB_DPFC_CTL_SA 0x100100 1596 #define SNB_CPU_FENCE_ENABLE (1<<29) 1597 #define DPFC_CPU_FENCE_OFFSET 0x100104 1598 1599 /* Framebuffer compression for Ivybridge */ 1600 #define IVB_FBC_RT_BASE 0x7020 1601 1602 #define IPS_CTL 0x43408 1603 #define IPS_ENABLE (1 << 31) 1604 1605 #define MSG_FBC_REND_STATE 0x50380 1606 #define FBC_REND_NUKE (1<<2) 1607 #define FBC_REND_CACHE_CLEAN (1<<1) 1608 1609 /* 1610 * GPIO regs 1611 */ 1612 #define GPIOA 0x5010 1613 #define GPIOB 0x5014 1614 #define GPIOC 0x5018 1615 #define GPIOD 0x501c 1616 #define GPIOE 0x5020 1617 #define GPIOF 0x5024 1618 #define GPIOG 0x5028 1619 #define GPIOH 0x502c 1620 # define GPIO_CLOCK_DIR_MASK (1 << 0) 1621 # define GPIO_CLOCK_DIR_IN (0 << 1) 1622 # define GPIO_CLOCK_DIR_OUT (1 << 1) 1623 # define GPIO_CLOCK_VAL_MASK (1 << 2) 1624 # define GPIO_CLOCK_VAL_OUT (1 << 3) 1625 # define GPIO_CLOCK_VAL_IN (1 << 4) 1626 # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) 1627 # define GPIO_DATA_DIR_MASK (1 << 8) 1628 # define GPIO_DATA_DIR_IN (0 << 9) 1629 # define GPIO_DATA_DIR_OUT (1 << 9) 1630 # define GPIO_DATA_VAL_MASK (1 << 10) 1631 # define GPIO_DATA_VAL_OUT (1 << 11) 1632 # define GPIO_DATA_VAL_IN (1 << 12) 1633 # define GPIO_DATA_PULLUP_DISABLE (1 << 13) 1634 1635 #define GMBUS0 0x5100 /* clock/port select */ 1636 #define GMBUS_RATE_100KHZ (0<<8) 1637 #define GMBUS_RATE_50KHZ (1<<8) 1638 #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ 1639 #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ 1640 #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ 1641 #define GMBUS_PORT_DISABLED 0 1642 #define GMBUS_PORT_SSC 1 1643 #define GMBUS_PORT_VGADDC 2 1644 #define GMBUS_PORT_PANEL 3 1645 #define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */ 1646 #define GMBUS_PORT_DPC 4 /* HDMIC */ 1647 #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */ 1648 #define GMBUS_PORT_DPD 6 /* HDMID */ 1649 #define GMBUS_PORT_RESERVED 7 /* 7 reserved */ 1650 #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1) 1651 #define GMBUS1 0x5104 /* command/status */ 1652 #define GMBUS_SW_CLR_INT (1<<31) 1653 #define GMBUS_SW_RDY (1<<30) 1654 #define GMBUS_ENT (1<<29) /* enable timeout */ 1655 #define GMBUS_CYCLE_NONE (0<<25) 1656 #define GMBUS_CYCLE_WAIT (1<<25) 1657 #define GMBUS_CYCLE_INDEX (2<<25) 1658 #define GMBUS_CYCLE_STOP (4<<25) 1659 #define GMBUS_BYTE_COUNT_SHIFT 16 1660 #define GMBUS_BYTE_COUNT_MAX 256U 1661 #define GMBUS_SLAVE_INDEX_SHIFT 8 1662 #define GMBUS_SLAVE_ADDR_SHIFT 1 1663 #define GMBUS_SLAVE_READ (1<<0) 1664 #define GMBUS_SLAVE_WRITE (0<<0) 1665 #define GMBUS2 0x5108 /* status */ 1666 #define GMBUS_INUSE (1<<15) 1667 #define GMBUS_HW_WAIT_PHASE (1<<14) 1668 #define GMBUS_STALL_TIMEOUT (1<<13) 1669 #define GMBUS_INT (1<<12) 1670 #define GMBUS_HW_RDY (1<<11) 1671 #define GMBUS_SATOER (1<<10) 1672 #define GMBUS_ACTIVE (1<<9) 1673 #define GMBUS3 0x510c /* data buffer bytes 3-0 */ 1674 #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */ 1675 #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) 1676 #define GMBUS_NAK_EN (1<<3) 1677 #define GMBUS_IDLE_EN (1<<2) 1678 #define GMBUS_HW_WAIT_EN (1<<1) 1679 #define GMBUS_HW_RDY_EN (1<<0) 1680 #define GMBUS5 0x5120 /* byte index */ 1681 #define GMBUS_2BYTE_INDEX_EN (1<<31) 1682 1683 /* 1684 * Clock control & power management 1685 */ 1686 #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) 1687 #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) 1688 #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030) 1689 #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C) 1690 1691 #define VGA0 0x6000 1692 #define VGA1 0x6004 1693 #define VGA_PD 0x6010 1694 #define VGA0_PD_P2_DIV_4 (1 << 7) 1695 #define VGA0_PD_P1_DIV_2 (1 << 5) 1696 #define VGA0_PD_P1_SHIFT 0 1697 #define VGA0_PD_P1_MASK (0x1f << 0) 1698 #define VGA1_PD_P2_DIV_4 (1 << 15) 1699 #define VGA1_PD_P1_DIV_2 (1 << 13) 1700 #define VGA1_PD_P1_SHIFT 8 1701 #define VGA1_PD_P1_MASK (0x1f << 8) 1702 #define DPLL_VCO_ENABLE (1 << 31) 1703 #define DPLL_SDVO_HIGH_SPEED (1 << 30) 1704 #define DPLL_DVO_2X_MODE (1 << 30) 1705 #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) 1706 #define DPLL_SYNCLOCK_ENABLE (1 << 29) 1707 #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29) 1708 #define DPLL_VGA_MODE_DIS (1 << 28) 1709 #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ 1710 #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ 1711 #define DPLL_MODE_MASK (3 << 26) 1712 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ 1713 #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ 1714 #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ 1715 #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ 1716 #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ 1717 #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ 1718 #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ 1719 #define DPLL_LOCK_VLV (1<<15) 1720 #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) 1721 #define DPLL_INTEGRATED_CLOCK_VLV (1<<13) 1722 #define DPLL_SSC_REF_CLOCK_CHV (1<<13) 1723 #define DPLL_PORTC_READY_MASK (0xf << 4) 1724 #define DPLL_PORTB_READY_MASK (0xf) 1725 1726 #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 1727 1728 /* Additional CHV pll/phy registers */ 1729 #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240) 1730 #define DPLL_PORTD_READY_MASK (0xf) 1731 #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100) 1732 #define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy)) 1733 #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104) 1734 #define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30)) 1735 1736 /* 1737 * The i830 generation, in LVDS mode, defines P1 as the bit number set within 1738 * this field (only one bit may be set). 1739 */ 1740 #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 1741 #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 1742 #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 1743 /* i830, required in DVO non-gang */ 1744 #define PLL_P2_DIVIDE_BY_4 (1 << 23) 1745 #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ 1746 #define PLL_REF_INPUT_DREFCLK (0 << 13) 1747 #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ 1748 #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ 1749 #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) 1750 #define PLL_REF_INPUT_MASK (3 << 13) 1751 #define PLL_LOAD_PULSE_PHASE_SHIFT 9 1752 /* Ironlake */ 1753 # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 1754 # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) 1755 # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) 1756 # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 1757 # define DPLL_FPA1_P1_POST_DIV_MASK 0xff 1758 1759 /* 1760 * Parallel to Serial Load Pulse phase selection. 1761 * Selects the phase for the 10X DPLL clock for the PCIe 1762 * digital display port. The range is 4 to 13; 10 or more 1763 * is just a flip delay. The default is 6 1764 */ 1765 #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) 1766 #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) 1767 /* 1768 * SDVO multiplier for 945G/GM. Not used on 965. 1769 */ 1770 #define SDVO_MULTIPLIER_MASK 0x000000ff 1771 #define SDVO_MULTIPLIER_SHIFT_HIRES 4 1772 #define SDVO_MULTIPLIER_SHIFT_VGA 0 1773 1774 #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) 1775 #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) 1776 #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c) 1777 #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD) 1778 1779 /* 1780 * UDI pixel divider, controlling how many pixels are stuffed into a packet. 1781 * 1782 * Value is pixels minus 1. Must be set to 1 pixel for SDVO. 1783 */ 1784 #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 1785 #define DPLL_MD_UDI_DIVIDER_SHIFT 24 1786 /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ 1787 #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 1788 #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 1789 /* 1790 * SDVO/UDI pixel multiplier. 1791 * 1792 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus 1793 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate 1794 * modes, the bus rate would be below the limits, so SDVO allows for stuffing 1795 * dummy bytes in the datastream at an increased clock rate, with both sides of 1796 * the link knowing how many bytes are fill. 1797 * 1798 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock 1799 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be 1800 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and 1801 * through an SDVO command. 1802 * 1803 * This register field has values of multiplication factor minus 1, with 1804 * a maximum multiplier of 5 for SDVO. 1805 */ 1806 #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 1807 #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 1808 /* 1809 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. 1810 * This best be set to the default value (3) or the CRT won't work. No, 1811 * I don't entirely understand what this does... 1812 */ 1813 #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f 1814 #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 1815 1816 #define _FPA0 0x06040 1817 #define _FPA1 0x06044 1818 #define _FPB0 0x06048 1819 #define _FPB1 0x0604c 1820 #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0) 1821 #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1) 1822 #define FP_N_DIV_MASK 0x003f0000 1823 #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 1824 #define FP_N_DIV_SHIFT 16 1825 #define FP_M1_DIV_MASK 0x00003f00 1826 #define FP_M1_DIV_SHIFT 8 1827 #define FP_M2_DIV_MASK 0x0000003f 1828 #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff 1829 #define FP_M2_DIV_SHIFT 0 1830 #define DPLL_TEST 0x606c 1831 #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) 1832 #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) 1833 #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) 1834 #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) 1835 #define DPLLB_TEST_N_BYPASS (1 << 19) 1836 #define DPLLB_TEST_M_BYPASS (1 << 18) 1837 #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) 1838 #define DPLLA_TEST_N_BYPASS (1 << 3) 1839 #define DPLLA_TEST_M_BYPASS (1 << 2) 1840 #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) 1841 #define D_STATE 0x6104 1842 #define DSTATE_GFX_RESET_I830 (1<<6) 1843 #define DSTATE_PLL_D3_OFF (1<<3) 1844 #define DSTATE_GFX_CLOCK_GATING (1<<1) 1845 #define DSTATE_DOT_CLOCK_GATING (1<<0) 1846 #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200) 1847 # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ 1848 # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ 1849 # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ 1850 # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ 1851 # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ 1852 # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ 1853 # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ 1854 # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ 1855 # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ 1856 # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ 1857 # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ 1858 # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ 1859 # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ 1860 # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ 1861 # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ 1862 # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ 1863 # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ 1864 # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ 1865 # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ 1866 # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) 1867 # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) 1868 # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) 1869 # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) 1870 # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ 1871 # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ 1872 # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ 1873 # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) 1874 # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) 1875 /* 1876 * This bit must be set on the 830 to prevent hangs when turning off the 1877 * overlay scaler. 1878 */ 1879 # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) 1880 # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) 1881 # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) 1882 # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ 1883 # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ 1884 1885 #define RENCLK_GATE_D1 0x6204 1886 # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ 1887 # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ 1888 # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) 1889 # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) 1890 # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) 1891 # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) 1892 # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) 1893 # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) 1894 # define MAG_CLOCK_GATE_DISABLE (1 << 5) 1895 /* This bit must be unset on 855,865 */ 1896 # define MECI_CLOCK_GATE_DISABLE (1 << 4) 1897 # define DCMP_CLOCK_GATE_DISABLE (1 << 3) 1898 # define MEC_CLOCK_GATE_DISABLE (1 << 2) 1899 # define MECO_CLOCK_GATE_DISABLE (1 << 1) 1900 /* This bit must be set on 855,865. */ 1901 # define SV_CLOCK_GATE_DISABLE (1 << 0) 1902 # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) 1903 # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) 1904 # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) 1905 # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) 1906 # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) 1907 # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) 1908 # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) 1909 # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) 1910 # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) 1911 # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) 1912 # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) 1913 # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) 1914 # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) 1915 # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) 1916 # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) 1917 # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) 1918 # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) 1919 1920 # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) 1921 /* This bit must always be set on 965G/965GM */ 1922 # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) 1923 # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) 1924 # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) 1925 # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) 1926 # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) 1927 # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) 1928 /* This bit must always be set on 965G */ 1929 # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) 1930 # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) 1931 # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) 1932 # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) 1933 # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) 1934 # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) 1935 # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) 1936 # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) 1937 # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) 1938 # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) 1939 # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) 1940 # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) 1941 # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) 1942 # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) 1943 # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) 1944 # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) 1945 # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) 1946 # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) 1947 # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) 1948 1949 #define RENCLK_GATE_D2 0x6208 1950 #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) 1951 #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) 1952 #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) 1953 1954 #define VDECCLK_GATE_D 0x620C /* g4x only */ 1955 #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4) 1956 1957 #define RAMCLK_GATE_D 0x6210 /* CRL only */ 1958 #define DEUC 0x6214 /* CRL only */ 1959 1960 #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500) 1961 #define FW_CSPWRDWNEN (1<<15) 1962 1963 #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504) 1964 1965 #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508) 1966 #define CDCLK_FREQ_SHIFT 4 1967 #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) 1968 #define CZCLK_FREQ_MASK 0xf 1969 #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510) 1970 1971 /* 1972 * Palette regs 1973 */ 1974 #define PALETTE_A_OFFSET 0xa000 1975 #define PALETTE_B_OFFSET 0xa800 1976 #define CHV_PALETTE_C_OFFSET 0xc000 1977 #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \ 1978 dev_priv->info.display_mmio_offset) 1979 1980 /* MCH MMIO space */ 1981 1982 /* 1983 * MCHBAR mirror. 1984 * 1985 * This mirrors the MCHBAR MMIO space whose location is determined by 1986 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in 1987 * every way. It is not accessible from the CP register read instructions. 1988 * 1989 * Starting from Haswell, you can't write registers using the MCHBAR mirror, 1990 * just read. 1991 */ 1992 #define MCHBAR_MIRROR_BASE 0x10000 1993 1994 #define MCHBAR_MIRROR_BASE_SNB 0x140000 1995 1996 /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ 1997 #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04) 1998 1999 /* 915-945 and GM965 MCH register controlling DRAM channel access */ 2000 #define DCC 0x10200 2001 #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) 2002 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) 2003 #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) 2004 #define DCC_ADDRESSING_MODE_MASK (3 << 0) 2005 #define DCC_CHANNEL_XOR_DISABLE (1 << 10) 2006 #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) 2007 2008 /* Pineview MCH register contains DDR3 setting */ 2009 #define CSHRDDR3CTL 0x101a8 2010 #define CSHRDDR3CTL_DDR3 (1 << 2) 2011 2012 /* 965 MCH register controlling DRAM channel configuration */ 2013 #define C0DRB3 0x10206 2014 #define C1DRB3 0x10606 2015 2016 /* snb MCH registers for reading the DRAM channel configuration */ 2017 #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004) 2018 #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008) 2019 #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C) 2020 #define MAD_DIMM_ECC_MASK (0x3 << 24) 2021 #define MAD_DIMM_ECC_OFF (0x0 << 24) 2022 #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) 2023 #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) 2024 #define MAD_DIMM_ECC_ON (0x3 << 24) 2025 #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) 2026 #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) 2027 #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ 2028 #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ 2029 #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) 2030 #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) 2031 #define MAD_DIMM_A_SELECT (0x1 << 16) 2032 /* DIMM sizes are in multiples of 256mb. */ 2033 #define MAD_DIMM_B_SIZE_SHIFT 8 2034 #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) 2035 #define MAD_DIMM_A_SIZE_SHIFT 0 2036 #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) 2037 2038 /* snb MCH registers for priority tuning */ 2039 #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10) 2040 #define MCH_SSKPD_WM0_MASK 0x3f 2041 #define MCH_SSKPD_WM0_VAL 0xc 2042 2043 #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c) 2044 2045 /* Clocking configuration register */ 2046 #define CLKCFG 0x10c00 2047 #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ 2048 #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ 2049 #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ 2050 #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ 2051 #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ 2052 #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ 2053 /* Note, below two are guess */ 2054 #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */ 2055 #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */ 2056 #define CLKCFG_FSB_MASK (7 << 0) 2057 #define CLKCFG_MEM_533 (1 << 4) 2058 #define CLKCFG_MEM_667 (2 << 4) 2059 #define CLKCFG_MEM_800 (3 << 4) 2060 #define CLKCFG_MEM_MASK (7 << 4) 2061 2062 #define TSC1 0x11001 2063 #define TSE (1<<0) 2064 #define TR1 0x11006 2065 #define TSFS 0x11020 2066 #define TSFS_SLOPE_MASK 0x0000ff00 2067 #define TSFS_SLOPE_SHIFT 8 2068 #define TSFS_INTR_MASK 0x000000ff 2069 2070 #define CRSTANDVID 0x11100 2071 #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ 2072 #define PXVFREQ_PX_MASK 0x7f000000 2073 #define PXVFREQ_PX_SHIFT 24 2074 #define VIDFREQ_BASE 0x11110 2075 #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */ 2076 #define VIDFREQ2 0x11114 2077 #define VIDFREQ3 0x11118 2078 #define VIDFREQ4 0x1111c 2079 #define VIDFREQ_P0_MASK 0x1f000000 2080 #define VIDFREQ_P0_SHIFT 24 2081 #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 2082 #define VIDFREQ_P0_CSCLK_SHIFT 20 2083 #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 2084 #define VIDFREQ_P0_CRCLK_SHIFT 16 2085 #define VIDFREQ_P1_MASK 0x00001f00 2086 #define VIDFREQ_P1_SHIFT 8 2087 #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 2088 #define VIDFREQ_P1_CSCLK_SHIFT 4 2089 #define VIDFREQ_P1_CRCLK_MASK 0x0000000f 2090 #define INTTOEXT_BASE_ILK 0x11300 2091 #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */ 2092 #define INTTOEXT_MAP3_SHIFT 24 2093 #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) 2094 #define INTTOEXT_MAP2_SHIFT 16 2095 #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) 2096 #define INTTOEXT_MAP1_SHIFT 8 2097 #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) 2098 #define INTTOEXT_MAP0_SHIFT 0 2099 #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) 2100 #define MEMSWCTL 0x11170 /* Ironlake only */ 2101 #define MEMCTL_CMD_MASK 0xe000 2102 #define MEMCTL_CMD_SHIFT 13 2103 #define MEMCTL_CMD_RCLK_OFF 0 2104 #define MEMCTL_CMD_RCLK_ON 1 2105 #define MEMCTL_CMD_CHFREQ 2 2106 #define MEMCTL_CMD_CHVID 3 2107 #define MEMCTL_CMD_VMMOFF 4 2108 #define MEMCTL_CMD_VMMON 5 2109 #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears 2110 when command complete */ 2111 #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ 2112 #define MEMCTL_FREQ_SHIFT 8 2113 #define MEMCTL_SFCAVM (1<<7) 2114 #define MEMCTL_TGT_VID_MASK 0x007f 2115 #define MEMIHYST 0x1117c 2116 #define MEMINTREN 0x11180 /* 16 bits */ 2117 #define MEMINT_RSEXIT_EN (1<<8) 2118 #define MEMINT_CX_SUPR_EN (1<<7) 2119 #define MEMINT_CONT_BUSY_EN (1<<6) 2120 #define MEMINT_AVG_BUSY_EN (1<<5) 2121 #define MEMINT_EVAL_CHG_EN (1<<4) 2122 #define MEMINT_MON_IDLE_EN (1<<3) 2123 #define MEMINT_UP_EVAL_EN (1<<2) 2124 #define MEMINT_DOWN_EVAL_EN (1<<1) 2125 #define MEMINT_SW_CMD_EN (1<<0) 2126 #define MEMINTRSTR 0x11182 /* 16 bits */ 2127 #define MEM_RSEXIT_MASK 0xc000 2128 #define MEM_RSEXIT_SHIFT 14 2129 #define MEM_CONT_BUSY_MASK 0x3000 2130 #define MEM_CONT_BUSY_SHIFT 12 2131 #define MEM_AVG_BUSY_MASK 0x0c00 2132 #define MEM_AVG_BUSY_SHIFT 10 2133 #define MEM_EVAL_CHG_MASK 0x0300 2134 #define MEM_EVAL_BUSY_SHIFT 8 2135 #define MEM_MON_IDLE_MASK 0x00c0 2136 #define MEM_MON_IDLE_SHIFT 6 2137 #define MEM_UP_EVAL_MASK 0x0030 2138 #define MEM_UP_EVAL_SHIFT 4 2139 #define MEM_DOWN_EVAL_MASK 0x000c 2140 #define MEM_DOWN_EVAL_SHIFT 2 2141 #define MEM_SW_CMD_MASK 0x0003 2142 #define MEM_INT_STEER_GFX 0 2143 #define MEM_INT_STEER_CMR 1 2144 #define MEM_INT_STEER_SMI 2 2145 #define MEM_INT_STEER_SCI 3 2146 #define MEMINTRSTS 0x11184 2147 #define MEMINT_RSEXIT (1<<7) 2148 #define MEMINT_CONT_BUSY (1<<6) 2149 #define MEMINT_AVG_BUSY (1<<5) 2150 #define MEMINT_EVAL_CHG (1<<4) 2151 #define MEMINT_MON_IDLE (1<<3) 2152 #define MEMINT_UP_EVAL (1<<2) 2153 #define MEMINT_DOWN_EVAL (1<<1) 2154 #define MEMINT_SW_CMD (1<<0) 2155 #define MEMMODECTL 0x11190 2156 #define MEMMODE_BOOST_EN (1<<31) 2157 #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ 2158 #define MEMMODE_BOOST_FREQ_SHIFT 24 2159 #define MEMMODE_IDLE_MODE_MASK 0x00030000 2160 #define MEMMODE_IDLE_MODE_SHIFT 16 2161 #define MEMMODE_IDLE_MODE_EVAL 0 2162 #define MEMMODE_IDLE_MODE_CONT 1 2163 #define MEMMODE_HWIDLE_EN (1<<15) 2164 #define MEMMODE_SWMODE_EN (1<<14) 2165 #define MEMMODE_RCLK_GATE (1<<13) 2166 #define MEMMODE_HW_UPDATE (1<<12) 2167 #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ 2168 #define MEMMODE_FSTART_SHIFT 8 2169 #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ 2170 #define MEMMODE_FMAX_SHIFT 4 2171 #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ 2172 #define RCBMAXAVG 0x1119c 2173 #define MEMSWCTL2 0x1119e /* Cantiga only */ 2174 #define SWMEMCMD_RENDER_OFF (0 << 13) 2175 #define SWMEMCMD_RENDER_ON (1 << 13) 2176 #define SWMEMCMD_SWFREQ (2 << 13) 2177 #define SWMEMCMD_TARVID (3 << 13) 2178 #define SWMEMCMD_VRM_OFF (4 << 13) 2179 #define SWMEMCMD_VRM_ON (5 << 13) 2180 #define CMDSTS (1<<12) 2181 #define SFCAVM (1<<11) 2182 #define SWFREQ_MASK 0x0380 /* P0-7 */ 2183 #define SWFREQ_SHIFT 7 2184 #define TARVID_MASK 0x001f 2185 #define MEMSTAT_CTG 0x111a0 2186 #define RCBMINAVG 0x111a0 2187 #define RCUPEI 0x111b0 2188 #define RCDNEI 0x111b4 2189 #define RSTDBYCTL 0x111b8 2190 #define RS1EN (1<<31) 2191 #define RS2EN (1<<30) 2192 #define RS3EN (1<<29) 2193 #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ 2194 #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ 2195 #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ 2196 #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ 2197 #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ 2198 #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ 2199 #define RSX_STATUS_MASK (7<<20) 2200 #define RSX_STATUS_ON (0<<20) 2201 #define RSX_STATUS_RC1 (1<<20) 2202 #define RSX_STATUS_RC1E (2<<20) 2203 #define RSX_STATUS_RS1 (3<<20) 2204 #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ 2205 #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ 2206 #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ 2207 #define RSX_STATUS_RSVD2 (7<<20) 2208 #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ 2209 #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ 2210 #define JRSC (1<<17) /* rsx coupled to cpu c-state */ 2211 #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ 2212 #define RS1CONTSAV_MASK (3<<14) 2213 #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ 2214 #define RS1CONTSAV_RSVD (1<<14) 2215 #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ 2216 #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ 2217 #define NORMSLEXLAT_MASK (3<<12) 2218 #define SLOW_RS123 (0<<12) 2219 #define SLOW_RS23 (1<<12) 2220 #define SLOW_RS3 (2<<12) 2221 #define NORMAL_RS123 (3<<12) 2222 #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ 2223 #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ 2224 #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ 2225 #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ 2226 #define RS_CSTATE_MASK (3<<4) 2227 #define RS_CSTATE_C367_RS1 (0<<4) 2228 #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) 2229 #define RS_CSTATE_RSVD (2<<4) 2230 #define RS_CSTATE_C367_RS2 (3<<4) 2231 #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ 2232 #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ 2233 #define VIDCTL 0x111c0 2234 #define VIDSTS 0x111c8 2235 #define VIDSTART 0x111cc /* 8 bits */ 2236 #define MEMSTAT_ILK 0x111f8 2237 #define MEMSTAT_VID_MASK 0x7f00 2238 #define MEMSTAT_VID_SHIFT 8 2239 #define MEMSTAT_PSTATE_MASK 0x00f8 2240 #define MEMSTAT_PSTATE_SHIFT 3 2241 #define MEMSTAT_MON_ACTV (1<<2) 2242 #define MEMSTAT_SRC_CTL_MASK 0x0003 2243 #define MEMSTAT_SRC_CTL_CORE 0 2244 #define MEMSTAT_SRC_CTL_TRB 1 2245 #define MEMSTAT_SRC_CTL_THM 2 2246 #define MEMSTAT_SRC_CTL_STDBY 3 2247 #define RCPREVBSYTUPAVG 0x113b8 2248 #define RCPREVBSYTDNAVG 0x113bc 2249 #define PMMISC 0x11214 2250 #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ 2251 #define SDEW 0x1124c 2252 #define CSIEW0 0x11250 2253 #define CSIEW1 0x11254 2254 #define CSIEW2 0x11258 2255 #define PEW 0x1125c 2256 #define DEW 0x11270 2257 #define MCHAFE 0x112c0 2258 #define CSIEC 0x112e0 2259 #define DMIEC 0x112e4 2260 #define DDREC 0x112e8 2261 #define PEG0EC 0x112ec 2262 #define PEG1EC 0x112f0 2263 #define GFXEC 0x112f4 2264 #define RPPREVBSYTUPAVG 0x113b8 2265 #define RPPREVBSYTDNAVG 0x113bc 2266 #define ECR 0x11600 2267 #define ECR_GPFE (1<<31) 2268 #define ECR_IMONE (1<<30) 2269 #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ 2270 #define OGW0 0x11608 2271 #define OGW1 0x1160c 2272 #define EG0 0x11610 2273 #define EG1 0x11614 2274 #define EG2 0x11618 2275 #define EG3 0x1161c 2276 #define EG4 0x11620 2277 #define EG5 0x11624 2278 #define EG6 0x11628 2279 #define EG7 0x1162c 2280 #define PXW 0x11664 2281 #define PXWL 0x11680 2282 #define LCFUSE02 0x116c0 2283 #define LCFUSE_HIV_MASK 0x000000ff 2284 #define CSIPLL0 0x12c10 2285 #define DDRMPLL1 0X12c20 2286 #define PEG_BAND_GAP_DATA 0x14d68 2287 2288 #define GEN6_GT_THREAD_STATUS_REG 0x13805c 2289 #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 2290 #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16)) 2291 2292 #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948) 2293 #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994) 2294 #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998) 2295 2296 /* 2297 * Logical Context regs 2298 */ 2299 #define CCID 0x2180 2300 #define CCID_EN (1<<0) 2301 /* 2302 * Notes on SNB/IVB/VLV context size: 2303 * - Power context is saved elsewhere (LLC or stolen) 2304 * - Ring/execlist context is saved on SNB, not on IVB 2305 * - Extended context size already includes render context size 2306 * - We always need to follow the extended context size. 2307 * SNB BSpec has comments indicating that we should use the 2308 * render context size instead if execlists are disabled, but 2309 * based on empirical testing that's just nonsense. 2310 * - Pipelined/VF state is saved on SNB/IVB respectively 2311 * - GT1 size just indicates how much of render context 2312 * doesn't need saving on GT1 2313 */ 2314 #define CXT_SIZE 0x21a0 2315 #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f) 2316 #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f) 2317 #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f) 2318 #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f) 2319 #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f) 2320 #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ 2321 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ 2322 GEN6_CXT_PIPELINE_SIZE(cxt_reg)) 2323 #define GEN7_CXT_SIZE 0x21a8 2324 #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f) 2325 #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7) 2326 #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f) 2327 #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f) 2328 #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7) 2329 #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f) 2330 #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ 2331 GEN7_CXT_VFSTATE_SIZE(ctx_reg)) 2332 /* Haswell does have the CXT_SIZE register however it does not appear to be 2333 * valid. Now, docs explain in dwords what is in the context object. The full 2334 * size is 70720 bytes, however, the power context and execlist context will 2335 * never be saved (power context is stored elsewhere, and execlists don't work 2336 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages. 2337 */ 2338 #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE) 2339 /* Same as Haswell, but 72064 bytes now. */ 2340 #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE) 2341 2342 #define CHV_CLK_CTL1 0x101100 2343 #define VLV_CLK_CTL2 0x101104 2344 #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 2345 2346 /* 2347 * Overlay regs 2348 */ 2349 2350 #define OVADD 0x30000 2351 #define DOVSTA 0x30008 2352 #define OC_BUF (0x3<<20) 2353 #define OGAMC5 0x30010 2354 #define OGAMC4 0x30014 2355 #define OGAMC3 0x30018 2356 #define OGAMC2 0x3001c 2357 #define OGAMC1 0x30020 2358 #define OGAMC0 0x30024 2359 2360 /* 2361 * Display engine regs 2362 */ 2363 2364 /* Pipe A CRC regs */ 2365 #define _PIPE_CRC_CTL_A 0x60050 2366 #define PIPE_CRC_ENABLE (1 << 31) 2367 /* ivb+ source selection */ 2368 #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) 2369 #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) 2370 #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) 2371 /* ilk+ source selection */ 2372 #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) 2373 #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) 2374 #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) 2375 /* embedded DP port on the north display block, reserved on ivb */ 2376 #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) 2377 #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ 2378 /* vlv source selection */ 2379 #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) 2380 #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) 2381 #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) 2382 /* with DP port the pipe source is invalid */ 2383 #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) 2384 #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) 2385 #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) 2386 /* gen3+ source selection */ 2387 #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) 2388 #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) 2389 #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) 2390 /* with DP/TV port the pipe source is invalid */ 2391 #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) 2392 #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) 2393 #define PIPE_CRC_SOURCE_TV_POST (5 << 28) 2394 #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) 2395 #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) 2396 /* gen2 doesn't have source selection bits */ 2397 #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) 2398 2399 #define _PIPE_CRC_RES_1_A_IVB 0x60064 2400 #define _PIPE_CRC_RES_2_A_IVB 0x60068 2401 #define _PIPE_CRC_RES_3_A_IVB 0x6006c 2402 #define _PIPE_CRC_RES_4_A_IVB 0x60070 2403 #define _PIPE_CRC_RES_5_A_IVB 0x60074 2404 2405 #define _PIPE_CRC_RES_RED_A 0x60060 2406 #define _PIPE_CRC_RES_GREEN_A 0x60064 2407 #define _PIPE_CRC_RES_BLUE_A 0x60068 2408 #define _PIPE_CRC_RES_RES1_A_I915 0x6006c 2409 #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 2410 2411 /* Pipe B CRC regs */ 2412 #define _PIPE_CRC_RES_1_B_IVB 0x61064 2413 #define _PIPE_CRC_RES_2_B_IVB 0x61068 2414 #define _PIPE_CRC_RES_3_B_IVB 0x6106c 2415 #define _PIPE_CRC_RES_4_B_IVB 0x61070 2416 #define _PIPE_CRC_RES_5_B_IVB 0x61074 2417 2418 #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A) 2419 #define PIPE_CRC_RES_1_IVB(pipe) \ 2420 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB) 2421 #define PIPE_CRC_RES_2_IVB(pipe) \ 2422 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB) 2423 #define PIPE_CRC_RES_3_IVB(pipe) \ 2424 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB) 2425 #define PIPE_CRC_RES_4_IVB(pipe) \ 2426 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB) 2427 #define PIPE_CRC_RES_5_IVB(pipe) \ 2428 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB) 2429 2430 #define PIPE_CRC_RES_RED(pipe) \ 2431 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A) 2432 #define PIPE_CRC_RES_GREEN(pipe) \ 2433 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A) 2434 #define PIPE_CRC_RES_BLUE(pipe) \ 2435 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A) 2436 #define PIPE_CRC_RES_RES1_I915(pipe) \ 2437 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915) 2438 #define PIPE_CRC_RES_RES2_G4X(pipe) \ 2439 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X) 2440 2441 /* Pipe A timing regs */ 2442 #define _HTOTAL_A 0x60000 2443 #define _HBLANK_A 0x60004 2444 #define _HSYNC_A 0x60008 2445 #define _VTOTAL_A 0x6000c 2446 #define _VBLANK_A 0x60010 2447 #define _VSYNC_A 0x60014 2448 #define _PIPEASRC 0x6001c 2449 #define _BCLRPAT_A 0x60020 2450 #define _VSYNCSHIFT_A 0x60028 2451 #define _PIPE_MULT_A 0x6002c 2452 2453 /* Pipe B timing regs */ 2454 #define _HTOTAL_B 0x61000 2455 #define _HBLANK_B 0x61004 2456 #define _HSYNC_B 0x61008 2457 #define _VTOTAL_B 0x6100c 2458 #define _VBLANK_B 0x61010 2459 #define _VSYNC_B 0x61014 2460 #define _PIPEBSRC 0x6101c 2461 #define _BCLRPAT_B 0x61020 2462 #define _VSYNCSHIFT_B 0x61028 2463 #define _PIPE_MULT_B 0x6102c 2464 2465 #define TRANSCODER_A_OFFSET 0x60000 2466 #define TRANSCODER_B_OFFSET 0x61000 2467 #define TRANSCODER_C_OFFSET 0x62000 2468 #define CHV_TRANSCODER_C_OFFSET 0x63000 2469 #define TRANSCODER_EDP_OFFSET 0x6f000 2470 2471 #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \ 2472 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ 2473 dev_priv->info.display_mmio_offset) 2474 2475 #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A) 2476 #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A) 2477 #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A) 2478 #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A) 2479 #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A) 2480 #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A) 2481 #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A) 2482 #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A) 2483 #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC) 2484 #define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A) 2485 2486 /* HSW+ eDP PSR registers */ 2487 #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800) 2488 #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0) 2489 #define EDP_PSR_ENABLE (1<<31) 2490 #define BDW_PSR_SINGLE_FRAME (1<<30) 2491 #define EDP_PSR_LINK_DISABLE (0<<27) 2492 #define EDP_PSR_LINK_STANDBY (1<<27) 2493 #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) 2494 #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) 2495 #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) 2496 #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) 2497 #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) 2498 #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 2499 #define EDP_PSR_SKIP_AUX_EXIT (1<<12) 2500 #define EDP_PSR_TP1_TP2_SEL (0<<11) 2501 #define EDP_PSR_TP1_TP3_SEL (1<<11) 2502 #define EDP_PSR_TP2_TP3_TIME_500us (0<<8) 2503 #define EDP_PSR_TP2_TP3_TIME_100us (1<<8) 2504 #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) 2505 #define EDP_PSR_TP2_TP3_TIME_0us (3<<8) 2506 #define EDP_PSR_TP1_TIME_500us (0<<4) 2507 #define EDP_PSR_TP1_TIME_100us (1<<4) 2508 #define EDP_PSR_TP1_TIME_2500us (2<<4) 2509 #define EDP_PSR_TP1_TIME_0us (3<<4) 2510 #define EDP_PSR_IDLE_FRAME_SHIFT 0 2511 2512 #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10) 2513 #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14) 2514 #define EDP_PSR_DPCD_COMMAND 0x80060000 2515 #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18) 2516 #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24) 2517 #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c) 2518 #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20) 2519 #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24) 2520 2521 #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40) 2522 #define EDP_PSR_STATUS_STATE_MASK (7<<29) 2523 #define EDP_PSR_STATUS_STATE_IDLE (0<<29) 2524 #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) 2525 #define EDP_PSR_STATUS_STATE_SRDENT (2<<29) 2526 #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) 2527 #define EDP_PSR_STATUS_STATE_BUFON (4<<29) 2528 #define EDP_PSR_STATUS_STATE_AUXACK (5<<29) 2529 #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) 2530 #define EDP_PSR_STATUS_LINK_MASK (3<<26) 2531 #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) 2532 #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) 2533 #define EDP_PSR_STATUS_LINK_STANDBY (2<<26) 2534 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 2535 #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f 2536 #define EDP_PSR_STATUS_COUNT_SHIFT 16 2537 #define EDP_PSR_STATUS_COUNT_MASK 0xf 2538 #define EDP_PSR_STATUS_AUX_ERROR (1<<15) 2539 #define EDP_PSR_STATUS_AUX_SENDING (1<<12) 2540 #define EDP_PSR_STATUS_SENDING_IDLE (1<<9) 2541 #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) 2542 #define EDP_PSR_STATUS_SENDING_TP1 (1<<4) 2543 #define EDP_PSR_STATUS_IDLE_MASK 0xf 2544 2545 #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44) 2546 #define EDP_PSR_PERF_CNT_MASK 0xffffff 2547 2548 #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60) 2549 #define EDP_PSR_DEBUG_MASK_LPSP (1<<27) 2550 #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) 2551 #define EDP_PSR_DEBUG_MASK_HPD (1<<25) 2552 2553 /* VGA port control */ 2554 #define ADPA 0x61100 2555 #define PCH_ADPA 0xe1100 2556 #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA) 2557 2558 #define ADPA_DAC_ENABLE (1<<31) 2559 #define ADPA_DAC_DISABLE 0 2560 #define ADPA_PIPE_SELECT_MASK (1<<30) 2561 #define ADPA_PIPE_A_SELECT 0 2562 #define ADPA_PIPE_B_SELECT (1<<30) 2563 #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) 2564 /* CPT uses bits 29:30 for pch transcoder select */ 2565 #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ 2566 #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) 2567 #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) 2568 #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) 2569 #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) 2570 #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) 2571 #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) 2572 #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) 2573 #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) 2574 #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) 2575 #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) 2576 #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) 2577 #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) 2578 #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) 2579 #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) 2580 #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) 2581 #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) 2582 #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) 2583 #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) 2584 #define ADPA_USE_VGA_HVPOLARITY (1<<15) 2585 #define ADPA_SETS_HVPOLARITY 0 2586 #define ADPA_VSYNC_CNTL_DISABLE (1<<10) 2587 #define ADPA_VSYNC_CNTL_ENABLE 0 2588 #define ADPA_HSYNC_CNTL_DISABLE (1<<11) 2589 #define ADPA_HSYNC_CNTL_ENABLE 0 2590 #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) 2591 #define ADPA_VSYNC_ACTIVE_LOW 0 2592 #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) 2593 #define ADPA_HSYNC_ACTIVE_LOW 0 2594 #define ADPA_DPMS_MASK (~(3<<10)) 2595 #define ADPA_DPMS_ON (0<<10) 2596 #define ADPA_DPMS_SUSPEND (1<<10) 2597 #define ADPA_DPMS_STANDBY (2<<10) 2598 #define ADPA_DPMS_OFF (3<<10) 2599 2600 2601 /* Hotplug control (945+ only) */ 2602 #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110) 2603 #define PORTB_HOTPLUG_INT_EN (1 << 29) 2604 #define PORTC_HOTPLUG_INT_EN (1 << 28) 2605 #define PORTD_HOTPLUG_INT_EN (1 << 27) 2606 #define SDVOB_HOTPLUG_INT_EN (1 << 26) 2607 #define SDVOC_HOTPLUG_INT_EN (1 << 25) 2608 #define TV_HOTPLUG_INT_EN (1 << 18) 2609 #define CRT_HOTPLUG_INT_EN (1 << 9) 2610 #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ 2611 PORTC_HOTPLUG_INT_EN | \ 2612 PORTD_HOTPLUG_INT_EN | \ 2613 SDVOC_HOTPLUG_INT_EN | \ 2614 SDVOB_HOTPLUG_INT_EN | \ 2615 CRT_HOTPLUG_INT_EN) 2616 #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) 2617 #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) 2618 /* must use period 64 on GM45 according to docs */ 2619 #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) 2620 #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) 2621 #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) 2622 #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) 2623 #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) 2624 #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) 2625 #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) 2626 #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) 2627 #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) 2628 #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) 2629 #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) 2630 #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) 2631 2632 #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114) 2633 /* 2634 * HDMI/DP bits are gen4+ 2635 * 2636 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. 2637 * Please check the detailed lore in the commit message for for experimental 2638 * evidence. 2639 */ 2640 #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29) 2641 #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) 2642 #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27) 2643 /* VLV DP/HDMI bits again match Bspec */ 2644 #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27) 2645 #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28) 2646 #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29) 2647 #define PORTD_HOTPLUG_INT_STATUS (3 << 21) 2648 #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21) 2649 #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21) 2650 #define PORTC_HOTPLUG_INT_STATUS (3 << 19) 2651 #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19) 2652 #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19) 2653 #define PORTB_HOTPLUG_INT_STATUS (3 << 17) 2654 #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17) 2655 #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17) 2656 /* CRT/TV common between gen3+ */ 2657 #define CRT_HOTPLUG_INT_STATUS (1 << 11) 2658 #define TV_HOTPLUG_INT_STATUS (1 << 10) 2659 #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) 2660 #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) 2661 #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) 2662 #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) 2663 #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) 2664 #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) 2665 #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) 2666 #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) 2667 2668 /* SDVO is different across gen3/4 */ 2669 #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) 2670 #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) 2671 /* 2672 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, 2673 * since reality corrobates that they're the same as on gen3. But keep these 2674 * bits here (and the comment!) to help any other lost wanderers back onto the 2675 * right tracks. 2676 */ 2677 #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) 2678 #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) 2679 #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) 2680 #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) 2681 #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ 2682 SDVOB_HOTPLUG_INT_STATUS_G4X | \ 2683 SDVOC_HOTPLUG_INT_STATUS_G4X | \ 2684 PORTB_HOTPLUG_INT_STATUS | \ 2685 PORTC_HOTPLUG_INT_STATUS | \ 2686 PORTD_HOTPLUG_INT_STATUS) 2687 2688 #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ 2689 SDVOB_HOTPLUG_INT_STATUS_I915 | \ 2690 SDVOC_HOTPLUG_INT_STATUS_I915 | \ 2691 PORTB_HOTPLUG_INT_STATUS | \ 2692 PORTC_HOTPLUG_INT_STATUS | \ 2693 PORTD_HOTPLUG_INT_STATUS) 2694 2695 /* SDVO and HDMI port control. 2696 * The same register may be used for SDVO or HDMI */ 2697 #define GEN3_SDVOB 0x61140 2698 #define GEN3_SDVOC 0x61160 2699 #define GEN4_HDMIB GEN3_SDVOB 2700 #define GEN4_HDMIC GEN3_SDVOC 2701 #define CHV_HDMID 0x6116C 2702 #define PCH_SDVOB 0xe1140 2703 #define PCH_HDMIB PCH_SDVOB 2704 #define PCH_HDMIC 0xe1150 2705 #define PCH_HDMID 0xe1160 2706 2707 #define PORT_DFT_I9XX 0x61150 2708 #define DC_BALANCE_RESET (1 << 25) 2709 #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154) 2710 #define DC_BALANCE_RESET_VLV (1 << 31) 2711 #define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0) 2712 #define PIPE_B_SCRAMBLE_RESET (1 << 1) 2713 #define PIPE_A_SCRAMBLE_RESET (1 << 0) 2714 2715 /* Gen 3 SDVO bits: */ 2716 #define SDVO_ENABLE (1 << 31) 2717 #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) 2718 #define SDVO_PIPE_SEL_MASK (1 << 30) 2719 #define SDVO_PIPE_B_SELECT (1 << 30) 2720 #define SDVO_STALL_SELECT (1 << 29) 2721 #define SDVO_INTERRUPT_ENABLE (1 << 26) 2722 /* 2723 * 915G/GM SDVO pixel multiplier. 2724 * Programmed value is multiplier - 1, up to 5x. 2725 * \sa DPLL_MD_UDI_MULTIPLIER_MASK 2726 */ 2727 #define SDVO_PORT_MULTIPLY_MASK (7 << 23) 2728 #define SDVO_PORT_MULTIPLY_SHIFT 23 2729 #define SDVO_PHASE_SELECT_MASK (15 << 19) 2730 #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) 2731 #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) 2732 #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ 2733 #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ 2734 #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ 2735 #define SDVO_DETECTED (1 << 2) 2736 /* Bits to be preserved when writing */ 2737 #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ 2738 SDVO_INTERRUPT_ENABLE) 2739 #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) 2740 2741 /* Gen 4 SDVO/HDMI bits: */ 2742 #define SDVO_COLOR_FORMAT_8bpc (0 << 26) 2743 #define SDVO_COLOR_FORMAT_MASK (7 << 26) 2744 #define SDVO_ENCODING_SDVO (0 << 10) 2745 #define SDVO_ENCODING_HDMI (2 << 10) 2746 #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ 2747 #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ 2748 #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ 2749 #define SDVO_AUDIO_ENABLE (1 << 6) 2750 /* VSYNC/HSYNC bits new with 965, default is to be set */ 2751 #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) 2752 #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) 2753 2754 /* Gen 5 (IBX) SDVO/HDMI bits: */ 2755 #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ 2756 #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ 2757 2758 /* Gen 6 (CPT) SDVO/HDMI bits: */ 2759 #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) 2760 #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) 2761 2762 /* CHV SDVO/HDMI bits: */ 2763 #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24) 2764 #define SDVO_PIPE_SEL_MASK_CHV (3 << 24) 2765 2766 2767 /* DVO port control */ 2768 #define DVOA 0x61120 2769 #define DVOB 0x61140 2770 #define DVOC 0x61160 2771 #define DVO_ENABLE (1 << 31) 2772 #define DVO_PIPE_B_SELECT (1 << 30) 2773 #define DVO_PIPE_STALL_UNUSED (0 << 28) 2774 #define DVO_PIPE_STALL (1 << 28) 2775 #define DVO_PIPE_STALL_TV (2 << 28) 2776 #define DVO_PIPE_STALL_MASK (3 << 28) 2777 #define DVO_USE_VGA_SYNC (1 << 15) 2778 #define DVO_DATA_ORDER_I740 (0 << 14) 2779 #define DVO_DATA_ORDER_FP (1 << 14) 2780 #define DVO_VSYNC_DISABLE (1 << 11) 2781 #define DVO_HSYNC_DISABLE (1 << 10) 2782 #define DVO_VSYNC_TRISTATE (1 << 9) 2783 #define DVO_HSYNC_TRISTATE (1 << 8) 2784 #define DVO_BORDER_ENABLE (1 << 7) 2785 #define DVO_DATA_ORDER_GBRG (1 << 6) 2786 #define DVO_DATA_ORDER_RGGB (0 << 6) 2787 #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) 2788 #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) 2789 #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) 2790 #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) 2791 #define DVO_BLANK_ACTIVE_HIGH (1 << 2) 2792 #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ 2793 #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ 2794 #define DVO_PRESERVE_MASK (0x7<<24) 2795 #define DVOA_SRCDIM 0x61124 2796 #define DVOB_SRCDIM 0x61144 2797 #define DVOC_SRCDIM 0x61164 2798 #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 2799 #define DVO_SRCDIM_VERTICAL_SHIFT 0 2800 2801 /* LVDS port control */ 2802 #define LVDS 0x61180 2803 /* 2804 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as 2805 * the DPLL semantics change when the LVDS is assigned to that pipe. 2806 */ 2807 #define LVDS_PORT_EN (1 << 31) 2808 /* Selects pipe B for LVDS data. Must be set on pre-965. */ 2809 #define LVDS_PIPEB_SELECT (1 << 30) 2810 #define LVDS_PIPE_MASK (1 << 30) 2811 #define LVDS_PIPE(pipe) ((pipe) << 30) 2812 /* LVDS dithering flag on 965/g4x platform */ 2813 #define LVDS_ENABLE_DITHER (1 << 25) 2814 /* LVDS sync polarity flags. Set to invert (i.e. negative) */ 2815 #define LVDS_VSYNC_POLARITY (1 << 21) 2816 #define LVDS_HSYNC_POLARITY (1 << 20) 2817 2818 /* Enable border for unscaled (or aspect-scaled) display */ 2819 #define LVDS_BORDER_ENABLE (1 << 15) 2820 /* 2821 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per 2822 * pixel. 2823 */ 2824 #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) 2825 #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) 2826 #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) 2827 /* 2828 * Controls the A3 data pair, which contains the additional LSBs for 24 bit 2829 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be 2830 * on. 2831 */ 2832 #define LVDS_A3_POWER_MASK (3 << 6) 2833 #define LVDS_A3_POWER_DOWN (0 << 6) 2834 #define LVDS_A3_POWER_UP (3 << 6) 2835 /* 2836 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP 2837 * is set. 2838 */ 2839 #define LVDS_CLKB_POWER_MASK (3 << 4) 2840 #define LVDS_CLKB_POWER_DOWN (0 << 4) 2841 #define LVDS_CLKB_POWER_UP (3 << 4) 2842 /* 2843 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 2844 * setting for whether we are in dual-channel mode. The B3 pair will 2845 * additionally only be powered up when LVDS_A3_POWER_UP is set. 2846 */ 2847 #define LVDS_B0B3_POWER_MASK (3 << 2) 2848 #define LVDS_B0B3_POWER_DOWN (0 << 2) 2849 #define LVDS_B0B3_POWER_UP (3 << 2) 2850 2851 /* Video Data Island Packet control */ 2852 #define VIDEO_DIP_DATA 0x61178 2853 /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC 2854 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte 2855 * of the infoframe structure specified by CEA-861. */ 2856 #define VIDEO_DIP_DATA_SIZE 32 2857 #define VIDEO_DIP_VSC_DATA_SIZE 36 2858 #define VIDEO_DIP_CTL 0x61170 2859 /* Pre HSW: */ 2860 #define VIDEO_DIP_ENABLE (1 << 31) 2861 #define VIDEO_DIP_PORT(port) ((port) << 29) 2862 #define VIDEO_DIP_PORT_MASK (3 << 29) 2863 #define VIDEO_DIP_ENABLE_GCP (1 << 25) 2864 #define VIDEO_DIP_ENABLE_AVI (1 << 21) 2865 #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) 2866 #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) 2867 #define VIDEO_DIP_ENABLE_SPD (8 << 21) 2868 #define VIDEO_DIP_SELECT_AVI (0 << 19) 2869 #define VIDEO_DIP_SELECT_VENDOR (1 << 19) 2870 #define VIDEO_DIP_SELECT_SPD (3 << 19) 2871 #define VIDEO_DIP_SELECT_MASK (3 << 19) 2872 #define VIDEO_DIP_FREQ_ONCE (0 << 16) 2873 #define VIDEO_DIP_FREQ_VSYNC (1 << 16) 2874 #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) 2875 #define VIDEO_DIP_FREQ_MASK (3 << 16) 2876 /* HSW and later: */ 2877 #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) 2878 #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) 2879 #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) 2880 #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) 2881 #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) 2882 #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) 2883 2884 /* Panel power sequencing */ 2885 #define PP_STATUS 0x61200 2886 #define PP_ON (1 << 31) 2887 /* 2888 * Indicates that all dependencies of the panel are on: 2889 * 2890 * - PLL enabled 2891 * - pipe enabled 2892 * - LVDS/DVOB/DVOC on 2893 */ 2894 #define PP_READY (1 << 30) 2895 #define PP_SEQUENCE_NONE (0 << 28) 2896 #define PP_SEQUENCE_POWER_UP (1 << 28) 2897 #define PP_SEQUENCE_POWER_DOWN (2 << 28) 2898 #define PP_SEQUENCE_MASK (3 << 28) 2899 #define PP_SEQUENCE_SHIFT 28 2900 #define PP_CYCLE_DELAY_ACTIVE (1 << 27) 2901 #define PP_SEQUENCE_STATE_MASK 0x0000000f 2902 #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) 2903 #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) 2904 #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) 2905 #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) 2906 #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) 2907 #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) 2908 #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) 2909 #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) 2910 #define PP_SEQUENCE_STATE_RESET (0xf << 0) 2911 #define PP_CONTROL 0x61204 2912 #define POWER_TARGET_ON (1 << 0) 2913 #define PP_ON_DELAYS 0x61208 2914 #define PP_OFF_DELAYS 0x6120c 2915 #define PP_DIVISOR 0x61210 2916 2917 /* Panel fitting */ 2918 #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230) 2919 #define PFIT_ENABLE (1 << 31) 2920 #define PFIT_PIPE_MASK (3 << 29) 2921 #define PFIT_PIPE_SHIFT 29 2922 #define VERT_INTERP_DISABLE (0 << 10) 2923 #define VERT_INTERP_BILINEAR (1 << 10) 2924 #define VERT_INTERP_MASK (3 << 10) 2925 #define VERT_AUTO_SCALE (1 << 9) 2926 #define HORIZ_INTERP_DISABLE (0 << 6) 2927 #define HORIZ_INTERP_BILINEAR (1 << 6) 2928 #define HORIZ_INTERP_MASK (3 << 6) 2929 #define HORIZ_AUTO_SCALE (1 << 5) 2930 #define PANEL_8TO6_DITHER_ENABLE (1 << 3) 2931 #define PFIT_FILTER_FUZZY (0 << 24) 2932 #define PFIT_SCALING_AUTO (0 << 26) 2933 #define PFIT_SCALING_PROGRAMMED (1 << 26) 2934 #define PFIT_SCALING_PILLAR (2 << 26) 2935 #define PFIT_SCALING_LETTER (3 << 26) 2936 #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234) 2937 /* Pre-965 */ 2938 #define PFIT_VERT_SCALE_SHIFT 20 2939 #define PFIT_VERT_SCALE_MASK 0xfff00000 2940 #define PFIT_HORIZ_SCALE_SHIFT 4 2941 #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 2942 /* 965+ */ 2943 #define PFIT_VERT_SCALE_SHIFT_965 16 2944 #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 2945 #define PFIT_HORIZ_SCALE_SHIFT_965 0 2946 #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff 2947 2948 #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238) 2949 2950 #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) 2951 #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) 2952 #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ 2953 _VLV_BLC_PWM_CTL2_B) 2954 2955 #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) 2956 #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) 2957 #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ 2958 _VLV_BLC_PWM_CTL_B) 2959 2960 #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) 2961 #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) 2962 #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ 2963 _VLV_BLC_HIST_CTL_B) 2964 2965 /* Backlight control */ 2966 #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ 2967 #define BLM_PWM_ENABLE (1 << 31) 2968 #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ 2969 #define BLM_PIPE_SELECT (1 << 29) 2970 #define BLM_PIPE_SELECT_IVB (3 << 29) 2971 #define BLM_PIPE_A (0 << 29) 2972 #define BLM_PIPE_B (1 << 29) 2973 #define BLM_PIPE_C (2 << 29) /* ivb + */ 2974 #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ 2975 #define BLM_TRANSCODER_B BLM_PIPE_B 2976 #define BLM_TRANSCODER_C BLM_PIPE_C 2977 #define BLM_TRANSCODER_EDP (3 << 29) 2978 #define BLM_PIPE(pipe) ((pipe) << 29) 2979 #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ 2980 #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) 2981 #define BLM_PHASE_IN_ENABLE (1 << 25) 2982 #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) 2983 #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) 2984 #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) 2985 #define BLM_PHASE_IN_COUNT_SHIFT (8) 2986 #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) 2987 #define BLM_PHASE_IN_INCR_SHIFT (0) 2988 #define BLM_PHASE_IN_INCR_MASK (0xff << 0) 2989 #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254) 2990 /* 2991 * This is the most significant 15 bits of the number of backlight cycles in a 2992 * complete cycle of the modulated backlight control. 2993 * 2994 * The actual value is this field multiplied by two. 2995 */ 2996 #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) 2997 #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) 2998 #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ 2999 /* 3000 * This is the number of cycles out of the backlight modulation cycle for which 3001 * the backlight is on. 3002 * 3003 * This field must be no greater than the number of cycles in the complete 3004 * backlight modulation cycle. 3005 */ 3006 #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) 3007 #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) 3008 #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) 3009 #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ 3010 3011 #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260) 3012 3013 /* New registers for PCH-split platforms. Safe where new bits show up, the 3014 * register layout machtes with gen4 BLC_PWM_CTL[12]. */ 3015 #define BLC_PWM_CPU_CTL2 0x48250 3016 #define BLC_PWM_CPU_CTL 0x48254 3017 3018 #define HSW_BLC_PWM2_CTL 0x48350 3019 3020 /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is 3021 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ 3022 #define BLC_PWM_PCH_CTL1 0xc8250 3023 #define BLM_PCH_PWM_ENABLE (1 << 31) 3024 #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) 3025 #define BLM_PCH_POLARITY (1 << 29) 3026 #define BLC_PWM_PCH_CTL2 0xc8254 3027 3028 #define UTIL_PIN_CTL 0x48400 3029 #define UTIL_PIN_ENABLE (1 << 31) 3030 3031 #define PCH_GTC_CTL 0xe7000 3032 #define PCH_GTC_ENABLE (1 << 31) 3033 3034 /* TV port control */ 3035 #define TV_CTL 0x68000 3036 /* Enables the TV encoder */ 3037 # define TV_ENC_ENABLE (1 << 31) 3038 /* Sources the TV encoder input from pipe B instead of A. */ 3039 # define TV_ENC_PIPEB_SELECT (1 << 30) 3040 /* Outputs composite video (DAC A only) */ 3041 # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) 3042 /* Outputs SVideo video (DAC B/C) */ 3043 # define TV_ENC_OUTPUT_SVIDEO (1 << 28) 3044 /* Outputs Component video (DAC A/B/C) */ 3045 # define TV_ENC_OUTPUT_COMPONENT (2 << 28) 3046 /* Outputs Composite and SVideo (DAC A/B/C) */ 3047 # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) 3048 # define TV_TRILEVEL_SYNC (1 << 21) 3049 /* Enables slow sync generation (945GM only) */ 3050 # define TV_SLOW_SYNC (1 << 20) 3051 /* Selects 4x oversampling for 480i and 576p */ 3052 # define TV_OVERSAMPLE_4X (0 << 18) 3053 /* Selects 2x oversampling for 720p and 1080i */ 3054 # define TV_OVERSAMPLE_2X (1 << 18) 3055 /* Selects no oversampling for 1080p */ 3056 # define TV_OVERSAMPLE_NONE (2 << 18) 3057 /* Selects 8x oversampling */ 3058 # define TV_OVERSAMPLE_8X (3 << 18) 3059 /* Selects progressive mode rather than interlaced */ 3060 # define TV_PROGRESSIVE (1 << 17) 3061 /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */ 3062 # define TV_PAL_BURST (1 << 16) 3063 /* Field for setting delay of Y compared to C */ 3064 # define TV_YC_SKEW_MASK (7 << 12) 3065 /* Enables a fix for 480p/576p standard definition modes on the 915GM only */ 3066 # define TV_ENC_SDP_FIX (1 << 11) 3067 /* 3068 * Enables a fix for the 915GM only. 3069 * 3070 * Not sure what it does. 3071 */ 3072 # define TV_ENC_C0_FIX (1 << 10) 3073 /* Bits that must be preserved by software */ 3074 # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) 3075 # define TV_FUSE_STATE_MASK (3 << 4) 3076 /* Read-only state that reports all features enabled */ 3077 # define TV_FUSE_STATE_ENABLED (0 << 4) 3078 /* Read-only state that reports that Macrovision is disabled in hardware*/ 3079 # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) 3080 /* Read-only state that reports that TV-out is disabled in hardware. */ 3081 # define TV_FUSE_STATE_DISABLED (2 << 4) 3082 /* Normal operation */ 3083 # define TV_TEST_MODE_NORMAL (0 << 0) 3084 /* Encoder test pattern 1 - combo pattern */ 3085 # define TV_TEST_MODE_PATTERN_1 (1 << 0) 3086 /* Encoder test pattern 2 - full screen vertical 75% color bars */ 3087 # define TV_TEST_MODE_PATTERN_2 (2 << 0) 3088 /* Encoder test pattern 3 - full screen horizontal 75% color bars */ 3089 # define TV_TEST_MODE_PATTERN_3 (3 << 0) 3090 /* Encoder test pattern 4 - random noise */ 3091 # define TV_TEST_MODE_PATTERN_4 (4 << 0) 3092 /* Encoder test pattern 5 - linear color ramps */ 3093 # define TV_TEST_MODE_PATTERN_5 (5 << 0) 3094 /* 3095 * This test mode forces the DACs to 50% of full output. 3096 * 3097 * This is used for load detection in combination with TVDAC_SENSE_MASK 3098 */ 3099 # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) 3100 # define TV_TEST_MODE_MASK (7 << 0) 3101 3102 #define TV_DAC 0x68004 3103 # define TV_DAC_SAVE 0x00ffff00 3104 /* 3105 * Reports that DAC state change logic has reported change (RO). 3106 * 3107 * This gets cleared when TV_DAC_STATE_EN is cleared 3108 */ 3109 # define TVDAC_STATE_CHG (1 << 31) 3110 # define TVDAC_SENSE_MASK (7 << 28) 3111 /* Reports that DAC A voltage is above the detect threshold */ 3112 # define TVDAC_A_SENSE (1 << 30) 3113 /* Reports that DAC B voltage is above the detect threshold */ 3114 # define TVDAC_B_SENSE (1 << 29) 3115 /* Reports that DAC C voltage is above the detect threshold */ 3116 # define TVDAC_C_SENSE (1 << 28) 3117 /* 3118 * Enables DAC state detection logic, for load-based TV detection. 3119 * 3120 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set 3121 * to off, for load detection to work. 3122 */ 3123 # define TVDAC_STATE_CHG_EN (1 << 27) 3124 /* Sets the DAC A sense value to high */ 3125 # define TVDAC_A_SENSE_CTL (1 << 26) 3126 /* Sets the DAC B sense value to high */ 3127 # define TVDAC_B_SENSE_CTL (1 << 25) 3128 /* Sets the DAC C sense value to high */ 3129 # define TVDAC_C_SENSE_CTL (1 << 24) 3130 /* Overrides the ENC_ENABLE and DAC voltage levels */ 3131 # define DAC_CTL_OVERRIDE (1 << 7) 3132 /* Sets the slew rate. Must be preserved in software */ 3133 # define ENC_TVDAC_SLEW_FAST (1 << 6) 3134 # define DAC_A_1_3_V (0 << 4) 3135 # define DAC_A_1_1_V (1 << 4) 3136 # define DAC_A_0_7_V (2 << 4) 3137 # define DAC_A_MASK (3 << 4) 3138 # define DAC_B_1_3_V (0 << 2) 3139 # define DAC_B_1_1_V (1 << 2) 3140 # define DAC_B_0_7_V (2 << 2) 3141 # define DAC_B_MASK (3 << 2) 3142 # define DAC_C_1_3_V (0 << 0) 3143 # define DAC_C_1_1_V (1 << 0) 3144 # define DAC_C_0_7_V (2 << 0) 3145 # define DAC_C_MASK (3 << 0) 3146 3147 /* 3148 * CSC coefficients are stored in a floating point format with 9 bits of 3149 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, 3150 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with 3151 * -1 (0x3) being the only legal negative value. 3152 */ 3153 #define TV_CSC_Y 0x68010 3154 # define TV_RY_MASK 0x07ff0000 3155 # define TV_RY_SHIFT 16 3156 # define TV_GY_MASK 0x00000fff 3157 # define TV_GY_SHIFT 0 3158 3159 #define TV_CSC_Y2 0x68014 3160 # define TV_BY_MASK 0x07ff0000 3161 # define TV_BY_SHIFT 16 3162 /* 3163 * Y attenuation for component video. 3164 * 3165 * Stored in 1.9 fixed point. 3166 */ 3167 # define TV_AY_MASK 0x000003ff 3168 # define TV_AY_SHIFT 0 3169 3170 #define TV_CSC_U 0x68018 3171 # define TV_RU_MASK 0x07ff0000 3172 # define TV_RU_SHIFT 16 3173 # define TV_GU_MASK 0x000007ff 3174 # define TV_GU_SHIFT 0 3175 3176 #define TV_CSC_U2 0x6801c 3177 # define TV_BU_MASK 0x07ff0000 3178 # define TV_BU_SHIFT 16 3179 /* 3180 * U attenuation for component video. 3181 * 3182 * Stored in 1.9 fixed point. 3183 */ 3184 # define TV_AU_MASK 0x000003ff 3185 # define TV_AU_SHIFT 0 3186 3187 #define TV_CSC_V 0x68020 3188 # define TV_RV_MASK 0x0fff0000 3189 # define TV_RV_SHIFT 16 3190 # define TV_GV_MASK 0x000007ff 3191 # define TV_GV_SHIFT 0 3192 3193 #define TV_CSC_V2 0x68024 3194 # define TV_BV_MASK 0x07ff0000 3195 # define TV_BV_SHIFT 16 3196 /* 3197 * V attenuation for component video. 3198 * 3199 * Stored in 1.9 fixed point. 3200 */ 3201 # define TV_AV_MASK 0x000007ff 3202 # define TV_AV_SHIFT 0 3203 3204 #define TV_CLR_KNOBS 0x68028 3205 /* 2s-complement brightness adjustment */ 3206 # define TV_BRIGHTNESS_MASK 0xff000000 3207 # define TV_BRIGHTNESS_SHIFT 24 3208 /* Contrast adjustment, as a 2.6 unsigned floating point number */ 3209 # define TV_CONTRAST_MASK 0x00ff0000 3210 # define TV_CONTRAST_SHIFT 16 3211 /* Saturation adjustment, as a 2.6 unsigned floating point number */ 3212 # define TV_SATURATION_MASK 0x0000ff00 3213 # define TV_SATURATION_SHIFT 8 3214 /* Hue adjustment, as an integer phase angle in degrees */ 3215 # define TV_HUE_MASK 0x000000ff 3216 # define TV_HUE_SHIFT 0 3217 3218 #define TV_CLR_LEVEL 0x6802c 3219 /* Controls the DAC level for black */ 3220 # define TV_BLACK_LEVEL_MASK 0x01ff0000 3221 # define TV_BLACK_LEVEL_SHIFT 16 3222 /* Controls the DAC level for blanking */ 3223 # define TV_BLANK_LEVEL_MASK 0x000001ff 3224 # define TV_BLANK_LEVEL_SHIFT 0 3225 3226 #define TV_H_CTL_1 0x68030 3227 /* Number of pixels in the hsync. */ 3228 # define TV_HSYNC_END_MASK 0x1fff0000 3229 # define TV_HSYNC_END_SHIFT 16 3230 /* Total number of pixels minus one in the line (display and blanking). */ 3231 # define TV_HTOTAL_MASK 0x00001fff 3232 # define TV_HTOTAL_SHIFT 0 3233 3234 #define TV_H_CTL_2 0x68034 3235 /* Enables the colorburst (needed for non-component color) */ 3236 # define TV_BURST_ENA (1 << 31) 3237 /* Offset of the colorburst from the start of hsync, in pixels minus one. */ 3238 # define TV_HBURST_START_SHIFT 16 3239 # define TV_HBURST_START_MASK 0x1fff0000 3240 /* Length of the colorburst */ 3241 # define TV_HBURST_LEN_SHIFT 0 3242 # define TV_HBURST_LEN_MASK 0x0001fff 3243 3244 #define TV_H_CTL_3 0x68038 3245 /* End of hblank, measured in pixels minus one from start of hsync */ 3246 # define TV_HBLANK_END_SHIFT 16 3247 # define TV_HBLANK_END_MASK 0x1fff0000 3248 /* Start of hblank, measured in pixels minus one from start of hsync */ 3249 # define TV_HBLANK_START_SHIFT 0 3250 # define TV_HBLANK_START_MASK 0x0001fff 3251 3252 #define TV_V_CTL_1 0x6803c 3253 /* XXX */ 3254 # define TV_NBR_END_SHIFT 16 3255 # define TV_NBR_END_MASK 0x07ff0000 3256 /* XXX */ 3257 # define TV_VI_END_F1_SHIFT 8 3258 # define TV_VI_END_F1_MASK 0x00003f00 3259 /* XXX */ 3260 # define TV_VI_END_F2_SHIFT 0 3261 # define TV_VI_END_F2_MASK 0x0000003f 3262 3263 #define TV_V_CTL_2 0x68040 3264 /* Length of vsync, in half lines */ 3265 # define TV_VSYNC_LEN_MASK 0x07ff0000 3266 # define TV_VSYNC_LEN_SHIFT 16 3267 /* Offset of the start of vsync in field 1, measured in one less than the 3268 * number of half lines. 3269 */ 3270 # define TV_VSYNC_START_F1_MASK 0x00007f00 3271 # define TV_VSYNC_START_F1_SHIFT 8 3272 /* 3273 * Offset of the start of vsync in field 2, measured in one less than the 3274 * number of half lines. 3275 */ 3276 # define TV_VSYNC_START_F2_MASK 0x0000007f 3277 # define TV_VSYNC_START_F2_SHIFT 0 3278 3279 #define TV_V_CTL_3 0x68044 3280 /* Enables generation of the equalization signal */ 3281 # define TV_EQUAL_ENA (1 << 31) 3282 /* Length of vsync, in half lines */ 3283 # define TV_VEQ_LEN_MASK 0x007f0000 3284 # define TV_VEQ_LEN_SHIFT 16 3285 /* Offset of the start of equalization in field 1, measured in one less than 3286 * the number of half lines. 3287 */ 3288 # define TV_VEQ_START_F1_MASK 0x0007f00 3289 # define TV_VEQ_START_F1_SHIFT 8 3290 /* 3291 * Offset of the start of equalization in field 2, measured in one less than 3292 * the number of half lines. 3293 */ 3294 # define TV_VEQ_START_F2_MASK 0x000007f 3295 # define TV_VEQ_START_F2_SHIFT 0 3296 3297 #define TV_V_CTL_4 0x68048 3298 /* 3299 * Offset to start of vertical colorburst, measured in one less than the 3300 * number of lines from vertical start. 3301 */ 3302 # define TV_VBURST_START_F1_MASK 0x003f0000 3303 # define TV_VBURST_START_F1_SHIFT 16 3304 /* 3305 * Offset to the end of vertical colorburst, measured in one less than the 3306 * number of lines from the start of NBR. 3307 */ 3308 # define TV_VBURST_END_F1_MASK 0x000000ff 3309 # define TV_VBURST_END_F1_SHIFT 0 3310 3311 #define TV_V_CTL_5 0x6804c 3312 /* 3313 * Offset to start of vertical colorburst, measured in one less than the 3314 * number of lines from vertical start. 3315 */ 3316 # define TV_VBURST_START_F2_MASK 0x003f0000 3317 # define TV_VBURST_START_F2_SHIFT 16 3318 /* 3319 * Offset to the end of vertical colorburst, measured in one less than the 3320 * number of lines from the start of NBR. 3321 */ 3322 # define TV_VBURST_END_F2_MASK 0x000000ff 3323 # define TV_VBURST_END_F2_SHIFT 0 3324 3325 #define TV_V_CTL_6 0x68050 3326 /* 3327 * Offset to start of vertical colorburst, measured in one less than the 3328 * number of lines from vertical start. 3329 */ 3330 # define TV_VBURST_START_F3_MASK 0x003f0000 3331 # define TV_VBURST_START_F3_SHIFT 16 3332 /* 3333 * Offset to the end of vertical colorburst, measured in one less than the 3334 * number of lines from the start of NBR. 3335 */ 3336 # define TV_VBURST_END_F3_MASK 0x000000ff 3337 # define TV_VBURST_END_F3_SHIFT 0 3338 3339 #define TV_V_CTL_7 0x68054 3340 /* 3341 * Offset to start of vertical colorburst, measured in one less than the 3342 * number of lines from vertical start. 3343 */ 3344 # define TV_VBURST_START_F4_MASK 0x003f0000 3345 # define TV_VBURST_START_F4_SHIFT 16 3346 /* 3347 * Offset to the end of vertical colorburst, measured in one less than the 3348 * number of lines from the start of NBR. 3349 */ 3350 # define TV_VBURST_END_F4_MASK 0x000000ff 3351 # define TV_VBURST_END_F4_SHIFT 0 3352 3353 #define TV_SC_CTL_1 0x68060 3354 /* Turns on the first subcarrier phase generation DDA */ 3355 # define TV_SC_DDA1_EN (1 << 31) 3356 /* Turns on the first subcarrier phase generation DDA */ 3357 # define TV_SC_DDA2_EN (1 << 30) 3358 /* Turns on the first subcarrier phase generation DDA */ 3359 # define TV_SC_DDA3_EN (1 << 29) 3360 /* Sets the subcarrier DDA to reset frequency every other field */ 3361 # define TV_SC_RESET_EVERY_2 (0 << 24) 3362 /* Sets the subcarrier DDA to reset frequency every fourth field */ 3363 # define TV_SC_RESET_EVERY_4 (1 << 24) 3364 /* Sets the subcarrier DDA to reset frequency every eighth field */ 3365 # define TV_SC_RESET_EVERY_8 (2 << 24) 3366 /* Sets the subcarrier DDA to never reset the frequency */ 3367 # define TV_SC_RESET_NEVER (3 << 24) 3368 /* Sets the peak amplitude of the colorburst.*/ 3369 # define TV_BURST_LEVEL_MASK 0x00ff0000 3370 # define TV_BURST_LEVEL_SHIFT 16 3371 /* Sets the increment of the first subcarrier phase generation DDA */ 3372 # define TV_SCDDA1_INC_MASK 0x00000fff 3373 # define TV_SCDDA1_INC_SHIFT 0 3374 3375 #define TV_SC_CTL_2 0x68064 3376 /* Sets the rollover for the second subcarrier phase generation DDA */ 3377 # define TV_SCDDA2_SIZE_MASK 0x7fff0000 3378 # define TV_SCDDA2_SIZE_SHIFT 16 3379 /* Sets the increent of the second subcarrier phase generation DDA */ 3380 # define TV_SCDDA2_INC_MASK 0x00007fff 3381 # define TV_SCDDA2_INC_SHIFT 0 3382 3383 #define TV_SC_CTL_3 0x68068 3384 /* Sets the rollover for the third subcarrier phase generation DDA */ 3385 # define TV_SCDDA3_SIZE_MASK 0x7fff0000 3386 # define TV_SCDDA3_SIZE_SHIFT 16 3387 /* Sets the increent of the third subcarrier phase generation DDA */ 3388 # define TV_SCDDA3_INC_MASK 0x00007fff 3389 # define TV_SCDDA3_INC_SHIFT 0 3390 3391 #define TV_WIN_POS 0x68070 3392 /* X coordinate of the display from the start of horizontal active */ 3393 # define TV_XPOS_MASK 0x1fff0000 3394 # define TV_XPOS_SHIFT 16 3395 /* Y coordinate of the display from the start of vertical active (NBR) */ 3396 # define TV_YPOS_MASK 0x00000fff 3397 # define TV_YPOS_SHIFT 0 3398 3399 #define TV_WIN_SIZE 0x68074 3400 /* Horizontal size of the display window, measured in pixels*/ 3401 # define TV_XSIZE_MASK 0x1fff0000 3402 # define TV_XSIZE_SHIFT 16 3403 /* 3404 * Vertical size of the display window, measured in pixels. 3405 * 3406 * Must be even for interlaced modes. 3407 */ 3408 # define TV_YSIZE_MASK 0x00000fff 3409 # define TV_YSIZE_SHIFT 0 3410 3411 #define TV_FILTER_CTL_1 0x68080 3412 /* 3413 * Enables automatic scaling calculation. 3414 * 3415 * If set, the rest of the registers are ignored, and the calculated values can 3416 * be read back from the register. 3417 */ 3418 # define TV_AUTO_SCALE (1 << 31) 3419 /* 3420 * Disables the vertical filter. 3421 * 3422 * This is required on modes more than 1024 pixels wide */ 3423 # define TV_V_FILTER_BYPASS (1 << 29) 3424 /* Enables adaptive vertical filtering */ 3425 # define TV_VADAPT (1 << 28) 3426 # define TV_VADAPT_MODE_MASK (3 << 26) 3427 /* Selects the least adaptive vertical filtering mode */ 3428 # define TV_VADAPT_MODE_LEAST (0 << 26) 3429 /* Selects the moderately adaptive vertical filtering mode */ 3430 # define TV_VADAPT_MODE_MODERATE (1 << 26) 3431 /* Selects the most adaptive vertical filtering mode */ 3432 # define TV_VADAPT_MODE_MOST (3 << 26) 3433 /* 3434 * Sets the horizontal scaling factor. 3435 * 3436 * This should be the fractional part of the horizontal scaling factor divided 3437 * by the oversampling rate. TV_HSCALE should be less than 1, and set to: 3438 * 3439 * (src width - 1) / ((oversample * dest width) - 1) 3440 */ 3441 # define TV_HSCALE_FRAC_MASK 0x00003fff 3442 # define TV_HSCALE_FRAC_SHIFT 0 3443 3444 #define TV_FILTER_CTL_2 0x68084 3445 /* 3446 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 3447 * 3448 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) 3449 */ 3450 # define TV_VSCALE_INT_MASK 0x00038000 3451 # define TV_VSCALE_INT_SHIFT 15 3452 /* 3453 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 3454 * 3455 * \sa TV_VSCALE_INT_MASK 3456 */ 3457 # define TV_VSCALE_FRAC_MASK 0x00007fff 3458 # define TV_VSCALE_FRAC_SHIFT 0 3459 3460 #define TV_FILTER_CTL_3 0x68088 3461 /* 3462 * Sets the integer part of the 3.15 fixed-point vertical scaling factor. 3463 * 3464 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) 3465 * 3466 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 3467 */ 3468 # define TV_VSCALE_IP_INT_MASK 0x00038000 3469 # define TV_VSCALE_IP_INT_SHIFT 15 3470 /* 3471 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. 3472 * 3473 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. 3474 * 3475 * \sa TV_VSCALE_IP_INT_MASK 3476 */ 3477 # define TV_VSCALE_IP_FRAC_MASK 0x00007fff 3478 # define TV_VSCALE_IP_FRAC_SHIFT 0 3479 3480 #define TV_CC_CONTROL 0x68090 3481 # define TV_CC_ENABLE (1 << 31) 3482 /* 3483 * Specifies which field to send the CC data in. 3484 * 3485 * CC data is usually sent in field 0. 3486 */ 3487 # define TV_CC_FID_MASK (1 << 27) 3488 # define TV_CC_FID_SHIFT 27 3489 /* Sets the horizontal position of the CC data. Usually 135. */ 3490 # define TV_CC_HOFF_MASK 0x03ff0000 3491 # define TV_CC_HOFF_SHIFT 16 3492 /* Sets the vertical position of the CC data. Usually 21 */ 3493 # define TV_CC_LINE_MASK 0x0000003f 3494 # define TV_CC_LINE_SHIFT 0 3495 3496 #define TV_CC_DATA 0x68094 3497 # define TV_CC_RDY (1 << 31) 3498 /* Second word of CC data to be transmitted. */ 3499 # define TV_CC_DATA_2_MASK 0x007f0000 3500 # define TV_CC_DATA_2_SHIFT 16 3501 /* First word of CC data to be transmitted. */ 3502 # define TV_CC_DATA_1_MASK 0x0000007f 3503 # define TV_CC_DATA_1_SHIFT 0 3504 3505 #define TV_H_LUMA_0 0x68100 3506 #define TV_H_LUMA_59 0x681ec 3507 #define TV_H_CHROMA_0 0x68200 3508 #define TV_H_CHROMA_59 0x682ec 3509 #define TV_V_LUMA_0 0x68300 3510 #define TV_V_LUMA_42 0x683a8 3511 #define TV_V_CHROMA_0 0x68400 3512 #define TV_V_CHROMA_42 0x684a8 3513 3514 /* Display Port */ 3515 #define DP_A 0x64000 /* eDP */ 3516 #define DP_B 0x64100 3517 #define DP_C 0x64200 3518 #define DP_D 0x64300 3519 3520 #define DP_PORT_EN (1 << 31) 3521 #define DP_PIPEB_SELECT (1 << 30) 3522 #define DP_PIPE_MASK (1 << 30) 3523 #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16) 3524 #define DP_PIPE_MASK_CHV (3 << 16) 3525 3526 /* Link training mode - select a suitable mode for each stage */ 3527 #define DP_LINK_TRAIN_PAT_1 (0 << 28) 3528 #define DP_LINK_TRAIN_PAT_2 (1 << 28) 3529 #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) 3530 #define DP_LINK_TRAIN_OFF (3 << 28) 3531 #define DP_LINK_TRAIN_MASK (3 << 28) 3532 #define DP_LINK_TRAIN_SHIFT 28 3533 #define DP_LINK_TRAIN_PAT_3_CHV (1 << 14) 3534 #define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14)) 3535 3536 /* CPT Link training mode */ 3537 #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) 3538 #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) 3539 #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) 3540 #define DP_LINK_TRAIN_OFF_CPT (3 << 8) 3541 #define DP_LINK_TRAIN_MASK_CPT (7 << 8) 3542 #define DP_LINK_TRAIN_SHIFT_CPT 8 3543 3544 /* Signal voltages. These are mostly controlled by the other end */ 3545 #define DP_VOLTAGE_0_4 (0 << 25) 3546 #define DP_VOLTAGE_0_6 (1 << 25) 3547 #define DP_VOLTAGE_0_8 (2 << 25) 3548 #define DP_VOLTAGE_1_2 (3 << 25) 3549 #define DP_VOLTAGE_MASK (7 << 25) 3550 #define DP_VOLTAGE_SHIFT 25 3551 3552 /* Signal pre-emphasis levels, like voltages, the other end tells us what 3553 * they want 3554 */ 3555 #define DP_PRE_EMPHASIS_0 (0 << 22) 3556 #define DP_PRE_EMPHASIS_3_5 (1 << 22) 3557 #define DP_PRE_EMPHASIS_6 (2 << 22) 3558 #define DP_PRE_EMPHASIS_9_5 (3 << 22) 3559 #define DP_PRE_EMPHASIS_MASK (7 << 22) 3560 #define DP_PRE_EMPHASIS_SHIFT 22 3561 3562 /* How many wires to use. I guess 3 was too hard */ 3563 #define DP_PORT_WIDTH(width) (((width) - 1) << 19) 3564 #define DP_PORT_WIDTH_MASK (7 << 19) 3565 3566 /* Mystic DPCD version 1.1 special mode */ 3567 #define DP_ENHANCED_FRAMING (1 << 18) 3568 3569 /* eDP */ 3570 #define DP_PLL_FREQ_270MHZ (0 << 16) 3571 #define DP_PLL_FREQ_160MHZ (1 << 16) 3572 #define DP_PLL_FREQ_MASK (3 << 16) 3573 3574 /* locked once port is enabled */ 3575 #define DP_PORT_REVERSAL (1 << 15) 3576 3577 /* eDP */ 3578 #define DP_PLL_ENABLE (1 << 14) 3579 3580 /* sends the clock on lane 15 of the PEG for debug */ 3581 #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) 3582 3583 #define DP_SCRAMBLING_DISABLE (1 << 12) 3584 #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) 3585 3586 /* limit RGB values to avoid confusing TVs */ 3587 #define DP_COLOR_RANGE_16_235 (1 << 8) 3588 3589 /* Turn on the audio link */ 3590 #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) 3591 3592 /* vs and hs sync polarity */ 3593 #define DP_SYNC_VS_HIGH (1 << 4) 3594 #define DP_SYNC_HS_HIGH (1 << 3) 3595 3596 /* A fantasy */ 3597 #define DP_DETECTED (1 << 2) 3598 3599 /* The aux channel provides a way to talk to the 3600 * signal sink for DDC etc. Max packet size supported 3601 * is 20 bytes in each direction, hence the 5 fixed 3602 * data registers 3603 */ 3604 #define DPA_AUX_CH_CTL 0x64010 3605 #define DPA_AUX_CH_DATA1 0x64014 3606 #define DPA_AUX_CH_DATA2 0x64018 3607 #define DPA_AUX_CH_DATA3 0x6401c 3608 #define DPA_AUX_CH_DATA4 0x64020 3609 #define DPA_AUX_CH_DATA5 0x64024 3610 3611 #define DPB_AUX_CH_CTL 0x64110 3612 #define DPB_AUX_CH_DATA1 0x64114 3613 #define DPB_AUX_CH_DATA2 0x64118 3614 #define DPB_AUX_CH_DATA3 0x6411c 3615 #define DPB_AUX_CH_DATA4 0x64120 3616 #define DPB_AUX_CH_DATA5 0x64124 3617 3618 #define DPC_AUX_CH_CTL 0x64210 3619 #define DPC_AUX_CH_DATA1 0x64214 3620 #define DPC_AUX_CH_DATA2 0x64218 3621 #define DPC_AUX_CH_DATA3 0x6421c 3622 #define DPC_AUX_CH_DATA4 0x64220 3623 #define DPC_AUX_CH_DATA5 0x64224 3624 3625 #define DPD_AUX_CH_CTL 0x64310 3626 #define DPD_AUX_CH_DATA1 0x64314 3627 #define DPD_AUX_CH_DATA2 0x64318 3628 #define DPD_AUX_CH_DATA3 0x6431c 3629 #define DPD_AUX_CH_DATA4 0x64320 3630 #define DPD_AUX_CH_DATA5 0x64324 3631 3632 #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) 3633 #define DP_AUX_CH_CTL_DONE (1 << 30) 3634 #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) 3635 #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) 3636 #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) 3637 #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) 3638 #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) 3639 #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) 3640 #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) 3641 #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) 3642 #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) 3643 #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 3644 #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) 3645 #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 3646 #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) 3647 #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) 3648 #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) 3649 #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) 3650 #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) 3651 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) 3652 #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 3653 3654 /* 3655 * Computing GMCH M and N values for the Display Port link 3656 * 3657 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes 3658 * 3659 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) 3660 * 3661 * The GMCH value is used internally 3662 * 3663 * bytes_per_pixel is the number of bytes coming out of the plane, 3664 * which is after the LUTs, so we want the bytes for our color format. 3665 * For our current usage, this is always 3, one byte for R, G and B. 3666 */ 3667 #define _PIPEA_DATA_M_G4X 0x70050 3668 #define _PIPEB_DATA_M_G4X 0x71050 3669 3670 /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ 3671 #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ 3672 #define TU_SIZE_SHIFT 25 3673 #define TU_SIZE_MASK (0x3f << 25) 3674 3675 #define DATA_LINK_M_N_MASK (0xffffff) 3676 #define DATA_LINK_N_MAX (0x800000) 3677 3678 #define _PIPEA_DATA_N_G4X 0x70054 3679 #define _PIPEB_DATA_N_G4X 0x71054 3680 #define PIPE_GMCH_DATA_N_MASK (0xffffff) 3681 3682 /* 3683 * Computing Link M and N values for the Display Port link 3684 * 3685 * Link M / N = pixel_clock / ls_clk 3686 * 3687 * (the DP spec calls pixel_clock the 'strm_clk') 3688 * 3689 * The Link value is transmitted in the Main Stream 3690 * Attributes and VB-ID. 3691 */ 3692 3693 #define _PIPEA_LINK_M_G4X 0x70060 3694 #define _PIPEB_LINK_M_G4X 0x71060 3695 #define PIPEA_DP_LINK_M_MASK (0xffffff) 3696 3697 #define _PIPEA_LINK_N_G4X 0x70064 3698 #define _PIPEB_LINK_N_G4X 0x71064 3699 #define PIPEA_DP_LINK_N_MASK (0xffffff) 3700 3701 #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) 3702 #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) 3703 #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) 3704 #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) 3705 3706 /* Display & cursor control */ 3707 3708 /* Pipe A */ 3709 #define _PIPEADSL 0x70000 3710 #define DSL_LINEMASK_GEN2 0x00000fff 3711 #define DSL_LINEMASK_GEN3 0x00001fff 3712 #define _PIPEACONF 0x70008 3713 #define PIPECONF_ENABLE (1<<31) 3714 #define PIPECONF_DISABLE 0 3715 #define PIPECONF_DOUBLE_WIDE (1<<30) 3716 #define I965_PIPECONF_ACTIVE (1<<30) 3717 #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ 3718 #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) 3719 #define PIPECONF_SINGLE_WIDE 0 3720 #define PIPECONF_PIPE_UNLOCKED 0 3721 #define PIPECONF_PIPE_LOCKED (1<<25) 3722 #define PIPECONF_PALETTE 0 3723 #define PIPECONF_GAMMA (1<<24) 3724 #define PIPECONF_FORCE_BORDER (1<<25) 3725 #define PIPECONF_INTERLACE_MASK (7 << 21) 3726 #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) 3727 /* Note that pre-gen3 does not support interlaced display directly. Panel 3728 * fitting must be disabled on pre-ilk for interlaced. */ 3729 #define PIPECONF_PROGRESSIVE (0 << 21) 3730 #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ 3731 #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ 3732 #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) 3733 #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ 3734 /* Ironlake and later have a complete new set of values for interlaced. PFIT 3735 * means panel fitter required, PF means progressive fetch, DBL means power 3736 * saving pixel doubling. */ 3737 #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) 3738 #define PIPECONF_INTERLACED_ILK (3 << 21) 3739 #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ 3740 #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ 3741 #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) 3742 #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) 3743 #define PIPECONF_CXSR_DOWNCLOCK (1<<16) 3744 #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) 3745 #define PIPECONF_BPC_MASK (0x7 << 5) 3746 #define PIPECONF_8BPC (0<<5) 3747 #define PIPECONF_10BPC (1<<5) 3748 #define PIPECONF_6BPC (2<<5) 3749 #define PIPECONF_12BPC (3<<5) 3750 #define PIPECONF_DITHER_EN (1<<4) 3751 #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) 3752 #define PIPECONF_DITHER_TYPE_SP (0<<2) 3753 #define PIPECONF_DITHER_TYPE_ST1 (1<<2) 3754 #define PIPECONF_DITHER_TYPE_ST2 (2<<2) 3755 #define PIPECONF_DITHER_TYPE_TEMP (3<<2) 3756 #define _PIPEASTAT 0x70024 3757 #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) 3758 #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) 3759 #define PIPE_CRC_ERROR_ENABLE (1UL<<29) 3760 #define PIPE_CRC_DONE_ENABLE (1UL<<28) 3761 #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) 3762 #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) 3763 #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) 3764 #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) 3765 #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) 3766 #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) 3767 #define PIPE_DPST_EVENT_ENABLE (1UL<<23) 3768 #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) 3769 #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) 3770 #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) 3771 #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) 3772 #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) 3773 #define PERF_COUNTER_INTERRUPT_EN (1UL<<19) 3774 #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ 3775 #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ 3776 #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) 3777 #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) 3778 #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) 3779 #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) 3780 #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) 3781 #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) 3782 #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) 3783 #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) 3784 #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) 3785 #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) 3786 #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) 3787 #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) 3788 #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) 3789 #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) 3790 #define PIPE_DPST_EVENT_STATUS (1UL<<7) 3791 #define PIPE_A_PSR_STATUS_VLV (1UL<<6) 3792 #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) 3793 #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) 3794 #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) 3795 #define PIPE_B_PSR_STATUS_VLV (1UL<<3) 3796 #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) 3797 #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ 3798 #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ 3799 #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) 3800 #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) 3801 #define PIPE_HBLANK_INT_STATUS (1UL<<0) 3802 #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) 3803 3804 #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 3805 #define PIPESTAT_INT_STATUS_MASK 0x0000ffff 3806 3807 #define PIPE_A_OFFSET 0x70000 3808 #define PIPE_B_OFFSET 0x71000 3809 #define PIPE_C_OFFSET 0x72000 3810 #define CHV_PIPE_C_OFFSET 0x74000 3811 /* 3812 * There's actually no pipe EDP. Some pipe registers have 3813 * simply shifted from the pipe to the transcoder, while 3814 * keeping their original offset. Thus we need PIPE_EDP_OFFSET 3815 * to access such registers in transcoder EDP. 3816 */ 3817 #define PIPE_EDP_OFFSET 0x7f000 3818 3819 #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \ 3820 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ 3821 dev_priv->info.display_mmio_offset) 3822 3823 #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF) 3824 #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL) 3825 #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH) 3826 #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL) 3827 #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT) 3828 3829 #define _PIPE_MISC_A 0x70030 3830 #define _PIPE_MISC_B 0x71030 3831 #define PIPEMISC_DITHER_BPC_MASK (7<<5) 3832 #define PIPEMISC_DITHER_8_BPC (0<<5) 3833 #define PIPEMISC_DITHER_10_BPC (1<<5) 3834 #define PIPEMISC_DITHER_6_BPC (2<<5) 3835 #define PIPEMISC_DITHER_12_BPC (3<<5) 3836 #define PIPEMISC_DITHER_ENABLE (1<<4) 3837 #define PIPEMISC_DITHER_TYPE_MASK (3<<2) 3838 #define PIPEMISC_DITHER_TYPE_SP (0<<2) 3839 #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A) 3840 3841 #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028) 3842 #define PIPEB_LINE_COMPARE_INT_EN (1<<29) 3843 #define PIPEB_HLINE_INT_EN (1<<28) 3844 #define PIPEB_VBLANK_INT_EN (1<<27) 3845 #define SPRITED_FLIP_DONE_INT_EN (1<<26) 3846 #define SPRITEC_FLIP_DONE_INT_EN (1<<25) 3847 #define PLANEB_FLIP_DONE_INT_EN (1<<24) 3848 #define PIPE_PSR_INT_EN (1<<22) 3849 #define PIPEA_LINE_COMPARE_INT_EN (1<<21) 3850 #define PIPEA_HLINE_INT_EN (1<<20) 3851 #define PIPEA_VBLANK_INT_EN (1<<19) 3852 #define SPRITEB_FLIP_DONE_INT_EN (1<<18) 3853 #define SPRITEA_FLIP_DONE_INT_EN (1<<17) 3854 #define PLANEA_FLIPDONE_INT_EN (1<<16) 3855 #define PIPEC_LINE_COMPARE_INT_EN (1<<13) 3856 #define PIPEC_HLINE_INT_EN (1<<12) 3857 #define PIPEC_VBLANK_INT_EN (1<<11) 3858 #define SPRITEF_FLIPDONE_INT_EN (1<<10) 3859 #define SPRITEE_FLIPDONE_INT_EN (1<<9) 3860 #define PLANEC_FLIPDONE_INT_EN (1<<8) 3861 3862 #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ 3863 #define SPRITEF_INVALID_GTT_INT_EN (1<<27) 3864 #define SPRITEE_INVALID_GTT_INT_EN (1<<26) 3865 #define PLANEC_INVALID_GTT_INT_EN (1<<25) 3866 #define CURSORC_INVALID_GTT_INT_EN (1<<24) 3867 #define CURSORB_INVALID_GTT_INT_EN (1<<23) 3868 #define CURSORA_INVALID_GTT_INT_EN (1<<22) 3869 #define SPRITED_INVALID_GTT_INT_EN (1<<21) 3870 #define SPRITEC_INVALID_GTT_INT_EN (1<<20) 3871 #define PLANEB_INVALID_GTT_INT_EN (1<<19) 3872 #define SPRITEB_INVALID_GTT_INT_EN (1<<18) 3873 #define SPRITEA_INVALID_GTT_INT_EN (1<<17) 3874 #define PLANEA_INVALID_GTT_INT_EN (1<<16) 3875 #define DPINVGTT_EN_MASK 0xff0000 3876 #define DPINVGTT_EN_MASK_CHV 0xfff0000 3877 #define SPRITEF_INVALID_GTT_STATUS (1<<11) 3878 #define SPRITEE_INVALID_GTT_STATUS (1<<10) 3879 #define PLANEC_INVALID_GTT_STATUS (1<<9) 3880 #define CURSORC_INVALID_GTT_STATUS (1<<8) 3881 #define CURSORB_INVALID_GTT_STATUS (1<<7) 3882 #define CURSORA_INVALID_GTT_STATUS (1<<6) 3883 #define SPRITED_INVALID_GTT_STATUS (1<<5) 3884 #define SPRITEC_INVALID_GTT_STATUS (1<<4) 3885 #define PLANEB_INVALID_GTT_STATUS (1<<3) 3886 #define SPRITEB_INVALID_GTT_STATUS (1<<2) 3887 #define SPRITEA_INVALID_GTT_STATUS (1<<1) 3888 #define PLANEA_INVALID_GTT_STATUS (1<<0) 3889 #define DPINVGTT_STATUS_MASK 0xff 3890 #define DPINVGTT_STATUS_MASK_CHV 0xfff 3891 3892 #define DSPARB 0x70030 3893 #define DSPARB_CSTART_MASK (0x7f << 7) 3894 #define DSPARB_CSTART_SHIFT 7 3895 #define DSPARB_BSTART_MASK (0x7f) 3896 #define DSPARB_BSTART_SHIFT 0 3897 #define DSPARB_BEND_SHIFT 9 /* on 855 */ 3898 #define DSPARB_AEND_SHIFT 0 3899 3900 /* pnv/gen4/g4x/vlv/chv */ 3901 #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034) 3902 #define DSPFW_SR_SHIFT 23 3903 #define DSPFW_SR_MASK (0x1ff<<23) 3904 #define DSPFW_CURSORB_SHIFT 16 3905 #define DSPFW_CURSORB_MASK (0x3f<<16) 3906 #define DSPFW_PLANEB_SHIFT 8 3907 #define DSPFW_PLANEB_MASK (0x7f<<8) 3908 #define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */ 3909 #define DSPFW_PLANEA_SHIFT 0 3910 #define DSPFW_PLANEA_MASK (0x7f<<0) 3911 #define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */ 3912 #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038) 3913 #define DSPFW_FBC_SR_EN (1<<31) /* g4x */ 3914 #define DSPFW_FBC_SR_SHIFT 28 3915 #define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */ 3916 #define DSPFW_FBC_HPLL_SR_SHIFT 24 3917 #define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */ 3918 #define DSPFW_SPRITEB_SHIFT (16) 3919 #define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */ 3920 #define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */ 3921 #define DSPFW_CURSORA_SHIFT 8 3922 #define DSPFW_CURSORA_MASK (0x3f<<8) 3923 #define DSPFW_PLANEC_SHIFT_OLD 0 3924 #define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */ 3925 #define DSPFW_SPRITEA_SHIFT 0 3926 #define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */ 3927 #define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */ 3928 #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c) 3929 #define DSPFW_HPLL_SR_EN (1<<31) 3930 #define PINEVIEW_SELF_REFRESH_EN (1<<30) 3931 #define DSPFW_CURSOR_SR_SHIFT 24 3932 #define DSPFW_CURSOR_SR_MASK (0x3f<<24) 3933 #define DSPFW_HPLL_CURSOR_SHIFT 16 3934 #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) 3935 #define DSPFW_HPLL_SR_SHIFT 0 3936 #define DSPFW_HPLL_SR_MASK (0x1ff<<0) 3937 3938 /* vlv/chv */ 3939 #define DSPFW4 (VLV_DISPLAY_BASE + 0x70070) 3940 #define DSPFW_SPRITEB_WM1_SHIFT 16 3941 #define DSPFW_SPRITEB_WM1_MASK (0xff<<16) 3942 #define DSPFW_CURSORA_WM1_SHIFT 8 3943 #define DSPFW_CURSORA_WM1_MASK (0x3f<<8) 3944 #define DSPFW_SPRITEA_WM1_SHIFT 0 3945 #define DSPFW_SPRITEA_WM1_MASK (0xff<<0) 3946 #define DSPFW5 (VLV_DISPLAY_BASE + 0x70074) 3947 #define DSPFW_PLANEB_WM1_SHIFT 24 3948 #define DSPFW_PLANEB_WM1_MASK (0xff<<24) 3949 #define DSPFW_PLANEA_WM1_SHIFT 16 3950 #define DSPFW_PLANEA_WM1_MASK (0xff<<16) 3951 #define DSPFW_CURSORB_WM1_SHIFT 8 3952 #define DSPFW_CURSORB_WM1_MASK (0x3f<<8) 3953 #define DSPFW_CURSOR_SR_WM1_SHIFT 0 3954 #define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0) 3955 #define DSPFW6 (VLV_DISPLAY_BASE + 0x70078) 3956 #define DSPFW_SR_WM1_SHIFT 0 3957 #define DSPFW_SR_WM1_MASK (0x1ff<<0) 3958 #define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c) 3959 #define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */ 3960 #define DSPFW_SPRITED_WM1_SHIFT 24 3961 #define DSPFW_SPRITED_WM1_MASK (0xff<<24) 3962 #define DSPFW_SPRITED_SHIFT 16 3963 #define DSPFW_SPRITED_MASK (0xff<<16) 3964 #define DSPFW_SPRITEC_WM1_SHIFT 8 3965 #define DSPFW_SPRITEC_WM1_MASK (0xff<<8) 3966 #define DSPFW_SPRITEC_SHIFT 0 3967 #define DSPFW_SPRITEC_MASK (0xff<<0) 3968 #define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8) 3969 #define DSPFW_SPRITEF_WM1_SHIFT 24 3970 #define DSPFW_SPRITEF_WM1_MASK (0xff<<24) 3971 #define DSPFW_SPRITEF_SHIFT 16 3972 #define DSPFW_SPRITEF_MASK (0xff<<16) 3973 #define DSPFW_SPRITEE_WM1_SHIFT 8 3974 #define DSPFW_SPRITEE_WM1_MASK (0xff<<8) 3975 #define DSPFW_SPRITEE_SHIFT 0 3976 #define DSPFW_SPRITEE_MASK (0xff<<0) 3977 #define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */ 3978 #define DSPFW_PLANEC_WM1_SHIFT 24 3979 #define DSPFW_PLANEC_WM1_MASK (0xff<<24) 3980 #define DSPFW_PLANEC_SHIFT 16 3981 #define DSPFW_PLANEC_MASK (0xff<<16) 3982 #define DSPFW_CURSORC_WM1_SHIFT 8 3983 #define DSPFW_CURSORC_WM1_MASK (0x3f<<16) 3984 #define DSPFW_CURSORC_SHIFT 0 3985 #define DSPFW_CURSORC_MASK (0x3f<<0) 3986 3987 /* vlv/chv high order bits */ 3988 #define DSPHOWM (VLV_DISPLAY_BASE + 0x70064) 3989 #define DSPFW_SR_HI_SHIFT 24 3990 #define DSPFW_SR_HI_MASK (1<<24) 3991 #define DSPFW_SPRITEF_HI_SHIFT 23 3992 #define DSPFW_SPRITEF_HI_MASK (1<<23) 3993 #define DSPFW_SPRITEE_HI_SHIFT 22 3994 #define DSPFW_SPRITEE_HI_MASK (1<<22) 3995 #define DSPFW_PLANEC_HI_SHIFT 21 3996 #define DSPFW_PLANEC_HI_MASK (1<<21) 3997 #define DSPFW_SPRITED_HI_SHIFT 20 3998 #define DSPFW_SPRITED_HI_MASK (1<<20) 3999 #define DSPFW_SPRITEC_HI_SHIFT 16 4000 #define DSPFW_SPRITEC_HI_MASK (1<<16) 4001 #define DSPFW_PLANEB_HI_SHIFT 12 4002 #define DSPFW_PLANEB_HI_MASK (1<<12) 4003 #define DSPFW_SPRITEB_HI_SHIFT 8 4004 #define DSPFW_SPRITEB_HI_MASK (1<<8) 4005 #define DSPFW_SPRITEA_HI_SHIFT 4 4006 #define DSPFW_SPRITEA_HI_MASK (1<<4) 4007 #define DSPFW_PLANEA_HI_SHIFT 0 4008 #define DSPFW_PLANEA_HI_MASK (1<<0) 4009 #define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068) 4010 #define DSPFW_SR_WM1_HI_SHIFT 24 4011 #define DSPFW_SR_WM1_HI_MASK (1<<24) 4012 #define DSPFW_SPRITEF_WM1_HI_SHIFT 23 4013 #define DSPFW_SPRITEF_WM1_HI_MASK (1<<23) 4014 #define DSPFW_SPRITEE_WM1_HI_SHIFT 22 4015 #define DSPFW_SPRITEE_WM1_HI_MASK (1<<22) 4016 #define DSPFW_PLANEC_WM1_HI_SHIFT 21 4017 #define DSPFW_PLANEC_WM1_HI_MASK (1<<21) 4018 #define DSPFW_SPRITED_WM1_HI_SHIFT 20 4019 #define DSPFW_SPRITED_WM1_HI_MASK (1<<20) 4020 #define DSPFW_SPRITEC_WM1_HI_SHIFT 16 4021 #define DSPFW_SPRITEC_WM1_HI_MASK (1<<16) 4022 #define DSPFW_PLANEB_WM1_HI_SHIFT 12 4023 #define DSPFW_PLANEB_WM1_HI_MASK (1<<12) 4024 #define DSPFW_SPRITEB_WM1_HI_SHIFT 8 4025 #define DSPFW_SPRITEB_WM1_HI_MASK (1<<8) 4026 #define DSPFW_SPRITEA_WM1_HI_SHIFT 4 4027 #define DSPFW_SPRITEA_WM1_HI_MASK (1<<4) 4028 #define DSPFW_PLANEA_WM1_HI_SHIFT 0 4029 #define DSPFW_PLANEA_WM1_HI_MASK (1<<0) 4030 4031 /* drain latency register values*/ 4032 #define DRAIN_LATENCY_PRECISION_32 32 4033 #define DRAIN_LATENCY_PRECISION_64 64 4034 #define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe)) 4035 #define DDL_CURSOR_PRECISION_64 (1<<31) 4036 #define DDL_CURSOR_PRECISION_32 (0<<31) 4037 #define DDL_CURSOR_SHIFT 24 4038 #define DDL_SPRITE_PRECISION_64(sprite) (1<<(15+8*(sprite))) 4039 #define DDL_SPRITE_PRECISION_32(sprite) (0<<(15+8*(sprite))) 4040 #define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite)) 4041 #define DDL_PLANE_PRECISION_64 (1<<7) 4042 #define DDL_PLANE_PRECISION_32 (0<<7) 4043 #define DDL_PLANE_SHIFT 0 4044 #define DRAIN_LATENCY_MASK 0x7f 4045 4046 /* FIFO watermark sizes etc */ 4047 #define G4X_FIFO_LINE_SIZE 64 4048 #define I915_FIFO_LINE_SIZE 64 4049 #define I830_FIFO_LINE_SIZE 32 4050 4051 #define VALLEYVIEW_FIFO_SIZE 255 4052 #define G4X_FIFO_SIZE 127 4053 #define I965_FIFO_SIZE 512 4054 #define I945_FIFO_SIZE 127 4055 #define I915_FIFO_SIZE 95 4056 #define I855GM_FIFO_SIZE 127 /* In cachelines */ 4057 #define I830_FIFO_SIZE 95 4058 4059 #define VALLEYVIEW_MAX_WM 0xff 4060 #define G4X_MAX_WM 0x3f 4061 #define I915_MAX_WM 0x3f 4062 4063 #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ 4064 #define PINEVIEW_FIFO_LINE_SIZE 64 4065 #define PINEVIEW_MAX_WM 0x1ff 4066 #define PINEVIEW_DFT_WM 0x3f 4067 #define PINEVIEW_DFT_HPLLOFF_WM 0 4068 #define PINEVIEW_GUARD_WM 10 4069 #define PINEVIEW_CURSOR_FIFO 64 4070 #define PINEVIEW_CURSOR_MAX_WM 0x3f 4071 #define PINEVIEW_CURSOR_DFT_WM 0 4072 #define PINEVIEW_CURSOR_GUARD_WM 5 4073 4074 #define VALLEYVIEW_CURSOR_MAX_WM 64 4075 #define I965_CURSOR_FIFO 64 4076 #define I965_CURSOR_MAX_WM 32 4077 #define I965_CURSOR_DFT_WM 8 4078 4079 /* define the Watermark register on Ironlake */ 4080 #define WM0_PIPEA_ILK 0x45100 4081 #define WM0_PIPE_PLANE_MASK (0xffff<<16) 4082 #define WM0_PIPE_PLANE_SHIFT 16 4083 #define WM0_PIPE_SPRITE_MASK (0xff<<8) 4084 #define WM0_PIPE_SPRITE_SHIFT 8 4085 #define WM0_PIPE_CURSOR_MASK (0xff) 4086 4087 #define WM0_PIPEB_ILK 0x45104 4088 #define WM0_PIPEC_IVB 0x45200 4089 #define WM1_LP_ILK 0x45108 4090 #define WM1_LP_SR_EN (1<<31) 4091 #define WM1_LP_LATENCY_SHIFT 24 4092 #define WM1_LP_LATENCY_MASK (0x7f<<24) 4093 #define WM1_LP_FBC_MASK (0xf<<20) 4094 #define WM1_LP_FBC_SHIFT 20 4095 #define WM1_LP_FBC_SHIFT_BDW 19 4096 #define WM1_LP_SR_MASK (0x7ff<<8) 4097 #define WM1_LP_SR_SHIFT 8 4098 #define WM1_LP_CURSOR_MASK (0xff) 4099 #define WM2_LP_ILK 0x4510c 4100 #define WM2_LP_EN (1<<31) 4101 #define WM3_LP_ILK 0x45110 4102 #define WM3_LP_EN (1<<31) 4103 #define WM1S_LP_ILK 0x45120 4104 #define WM2S_LP_IVB 0x45124 4105 #define WM3S_LP_IVB 0x45128 4106 #define WM1S_LP_EN (1<<31) 4107 4108 #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ 4109 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ 4110 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) 4111 4112 /* Memory latency timer register */ 4113 #define MLTR_ILK 0x11222 4114 #define MLTR_WM1_SHIFT 0 4115 #define MLTR_WM2_SHIFT 8 4116 /* the unit of memory self-refresh latency time is 0.5us */ 4117 #define ILK_SRLT_MASK 0x3f 4118 4119 4120 /* the address where we get all kinds of latency value */ 4121 #define SSKPD 0x5d10 4122 #define SSKPD_WM_MASK 0x3f 4123 #define SSKPD_WM0_SHIFT 0 4124 #define SSKPD_WM1_SHIFT 8 4125 #define SSKPD_WM2_SHIFT 16 4126 #define SSKPD_WM3_SHIFT 24 4127 4128 /* 4129 * The two pipe frame counter registers are not synchronized, so 4130 * reading a stable value is somewhat tricky. The following code 4131 * should work: 4132 * 4133 * do { 4134 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 4135 * PIPE_FRAME_HIGH_SHIFT; 4136 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> 4137 * PIPE_FRAME_LOW_SHIFT); 4138 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> 4139 * PIPE_FRAME_HIGH_SHIFT); 4140 * } while (high1 != high2); 4141 * frame = (high1 << 8) | low1; 4142 */ 4143 #define _PIPEAFRAMEHIGH 0x70040 4144 #define PIPE_FRAME_HIGH_MASK 0x0000ffff 4145 #define PIPE_FRAME_HIGH_SHIFT 0 4146 #define _PIPEAFRAMEPIXEL 0x70044 4147 #define PIPE_FRAME_LOW_MASK 0xff000000 4148 #define PIPE_FRAME_LOW_SHIFT 24 4149 #define PIPE_PIXEL_MASK 0x00ffffff 4150 #define PIPE_PIXEL_SHIFT 0 4151 /* GM45+ just has to be different */ 4152 #define _PIPEA_FRMCOUNT_GM45 0x70040 4153 #define _PIPEA_FLIPCOUNT_GM45 0x70044 4154 #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45) 4155 #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45) 4156 4157 /* Cursor A & B regs */ 4158 #define _CURACNTR 0x70080 4159 /* Old style CUR*CNTR flags (desktop 8xx) */ 4160 #define CURSOR_ENABLE 0x80000000 4161 #define CURSOR_GAMMA_ENABLE 0x40000000 4162 #define CURSOR_STRIDE_SHIFT 28 4163 #define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */ 4164 #define CURSOR_PIPE_CSC_ENABLE (1<<24) 4165 #define CURSOR_FORMAT_SHIFT 24 4166 #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) 4167 #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) 4168 #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) 4169 #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) 4170 #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) 4171 #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) 4172 /* New style CUR*CNTR flags */ 4173 #define CURSOR_MODE 0x27 4174 #define CURSOR_MODE_DISABLE 0x00 4175 #define CURSOR_MODE_128_32B_AX 0x02 4176 #define CURSOR_MODE_256_32B_AX 0x03 4177 #define CURSOR_MODE_64_32B_AX 0x07 4178 #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) 4179 #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) 4180 #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) 4181 #define MCURSOR_PIPE_SELECT (1 << 28) 4182 #define MCURSOR_PIPE_A 0x00 4183 #define MCURSOR_PIPE_B (1 << 28) 4184 #define MCURSOR_GAMMA_ENABLE (1 << 26) 4185 #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) 4186 #define _CURABASE 0x70084 4187 #define _CURAPOS 0x70088 4188 #define CURSOR_POS_MASK 0x007FF 4189 #define CURSOR_POS_SIGN 0x8000 4190 #define CURSOR_X_SHIFT 0 4191 #define CURSOR_Y_SHIFT 16 4192 #define CURSIZE 0x700a0 4193 #define _CURBCNTR 0x700c0 4194 #define _CURBBASE 0x700c4 4195 #define _CURBPOS 0x700c8 4196 4197 #define _CURBCNTR_IVB 0x71080 4198 #define _CURBBASE_IVB 0x71084 4199 #define _CURBPOS_IVB 0x71088 4200 4201 #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \ 4202 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \ 4203 dev_priv->info.display_mmio_offset) 4204 4205 #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR) 4206 #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE) 4207 #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS) 4208 4209 #define CURSOR_A_OFFSET 0x70080 4210 #define CURSOR_B_OFFSET 0x700c0 4211 #define CHV_CURSOR_C_OFFSET 0x700e0 4212 #define IVB_CURSOR_B_OFFSET 0x71080 4213 #define IVB_CURSOR_C_OFFSET 0x72080 4214 4215 /* Display A control */ 4216 #define _DSPACNTR 0x70180 4217 #define DISPLAY_PLANE_ENABLE (1<<31) 4218 #define DISPLAY_PLANE_DISABLE 0 4219 #define DISPPLANE_GAMMA_ENABLE (1<<30) 4220 #define DISPPLANE_GAMMA_DISABLE 0 4221 #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) 4222 #define DISPPLANE_YUV422 (0x0<<26) 4223 #define DISPPLANE_8BPP (0x2<<26) 4224 #define DISPPLANE_BGRA555 (0x3<<26) 4225 #define DISPPLANE_BGRX555 (0x4<<26) 4226 #define DISPPLANE_BGRX565 (0x5<<26) 4227 #define DISPPLANE_BGRX888 (0x6<<26) 4228 #define DISPPLANE_BGRA888 (0x7<<26) 4229 #define DISPPLANE_RGBX101010 (0x8<<26) 4230 #define DISPPLANE_RGBA101010 (0x9<<26) 4231 #define DISPPLANE_BGRX101010 (0xa<<26) 4232 #define DISPPLANE_RGBX161616 (0xc<<26) 4233 #define DISPPLANE_RGBX888 (0xe<<26) 4234 #define DISPPLANE_RGBA888 (0xf<<26) 4235 #define DISPPLANE_STEREO_ENABLE (1<<25) 4236 #define DISPPLANE_STEREO_DISABLE 0 4237 #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) 4238 #define DISPPLANE_SEL_PIPE_SHIFT 24 4239 #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) 4240 #define DISPPLANE_SEL_PIPE_A 0 4241 #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT) 4242 #define DISPPLANE_SRC_KEY_ENABLE (1<<22) 4243 #define DISPPLANE_SRC_KEY_DISABLE 0 4244 #define DISPPLANE_LINE_DOUBLE (1<<20) 4245 #define DISPPLANE_NO_LINE_DOUBLE 0 4246 #define DISPPLANE_STEREO_POLARITY_FIRST 0 4247 #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) 4248 #define DISPPLANE_ROTATE_180 (1<<15) 4249 #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ 4250 #define DISPPLANE_TILED (1<<10) 4251 #define _DSPAADDR 0x70184 4252 #define _DSPASTRIDE 0x70188 4253 #define _DSPAPOS 0x7018C /* reserved */ 4254 #define _DSPASIZE 0x70190 4255 #define _DSPASURF 0x7019C /* 965+ only */ 4256 #define _DSPATILEOFF 0x701A4 /* 965+ only */ 4257 #define _DSPAOFFSET 0x701A4 /* HSW */ 4258 #define _DSPASURFLIVE 0x701AC 4259 4260 #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR) 4261 #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR) 4262 #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE) 4263 #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS) 4264 #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE) 4265 #define DSPSURF(plane) _PIPE2(plane, _DSPASURF) 4266 #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF) 4267 #define DSPLINOFF(plane) DSPADDR(plane) 4268 #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET) 4269 #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE) 4270 4271 /* Display/Sprite base address macros */ 4272 #define DISP_BASEADDR_MASK (0xfffff000) 4273 #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) 4274 #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) 4275 4276 /* VBIOS flags */ 4277 #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410) 4278 #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414) 4279 #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418) 4280 #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c) 4281 #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420) 4282 #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424) 4283 #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428) 4284 #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410) 4285 #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414) 4286 #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420) 4287 #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414) 4288 #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418) 4289 #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c) 4290 4291 /* Pipe B */ 4292 #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) 4293 #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) 4294 #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) 4295 #define _PIPEBFRAMEHIGH 0x71040 4296 #define _PIPEBFRAMEPIXEL 0x71044 4297 #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040) 4298 #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044) 4299 4300 4301 /* Display B control */ 4302 #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) 4303 #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) 4304 #define DISPPLANE_ALPHA_TRANS_DISABLE 0 4305 #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 4306 #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) 4307 #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) 4308 #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) 4309 #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) 4310 #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) 4311 #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) 4312 #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) 4313 #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) 4314 #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) 4315 4316 /* Sprite A control */ 4317 #define _DVSACNTR 0x72180 4318 #define DVS_ENABLE (1<<31) 4319 #define DVS_GAMMA_ENABLE (1<<30) 4320 #define DVS_PIXFORMAT_MASK (3<<25) 4321 #define DVS_FORMAT_YUV422 (0<<25) 4322 #define DVS_FORMAT_RGBX101010 (1<<25) 4323 #define DVS_FORMAT_RGBX888 (2<<25) 4324 #define DVS_FORMAT_RGBX161616 (3<<25) 4325 #define DVS_PIPE_CSC_ENABLE (1<<24) 4326 #define DVS_SOURCE_KEY (1<<22) 4327 #define DVS_RGB_ORDER_XBGR (1<<20) 4328 #define DVS_YUV_BYTE_ORDER_MASK (3<<16) 4329 #define DVS_YUV_ORDER_YUYV (0<<16) 4330 #define DVS_YUV_ORDER_UYVY (1<<16) 4331 #define DVS_YUV_ORDER_YVYU (2<<16) 4332 #define DVS_YUV_ORDER_VYUY (3<<16) 4333 #define DVS_ROTATE_180 (1<<15) 4334 #define DVS_DEST_KEY (1<<2) 4335 #define DVS_TRICKLE_FEED_DISABLE (1<<14) 4336 #define DVS_TILED (1<<10) 4337 #define _DVSALINOFF 0x72184 4338 #define _DVSASTRIDE 0x72188 4339 #define _DVSAPOS 0x7218c 4340 #define _DVSASIZE 0x72190 4341 #define _DVSAKEYVAL 0x72194 4342 #define _DVSAKEYMSK 0x72198 4343 #define _DVSASURF 0x7219c 4344 #define _DVSAKEYMAXVAL 0x721a0 4345 #define _DVSATILEOFF 0x721a4 4346 #define _DVSASURFLIVE 0x721ac 4347 #define _DVSASCALE 0x72204 4348 #define DVS_SCALE_ENABLE (1<<31) 4349 #define DVS_FILTER_MASK (3<<29) 4350 #define DVS_FILTER_MEDIUM (0<<29) 4351 #define DVS_FILTER_ENHANCING (1<<29) 4352 #define DVS_FILTER_SOFTENING (2<<29) 4353 #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 4354 #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) 4355 #define _DVSAGAMC 0x72300 4356 4357 #define _DVSBCNTR 0x73180 4358 #define _DVSBLINOFF 0x73184 4359 #define _DVSBSTRIDE 0x73188 4360 #define _DVSBPOS 0x7318c 4361 #define _DVSBSIZE 0x73190 4362 #define _DVSBKEYVAL 0x73194 4363 #define _DVSBKEYMSK 0x73198 4364 #define _DVSBSURF 0x7319c 4365 #define _DVSBKEYMAXVAL 0x731a0 4366 #define _DVSBTILEOFF 0x731a4 4367 #define _DVSBSURFLIVE 0x731ac 4368 #define _DVSBSCALE 0x73204 4369 #define _DVSBGAMC 0x73300 4370 4371 #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR) 4372 #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) 4373 #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) 4374 #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS) 4375 #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF) 4376 #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) 4377 #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE) 4378 #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE) 4379 #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) 4380 #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) 4381 #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) 4382 #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) 4383 4384 #define _SPRA_CTL 0x70280 4385 #define SPRITE_ENABLE (1<<31) 4386 #define SPRITE_GAMMA_ENABLE (1<<30) 4387 #define SPRITE_PIXFORMAT_MASK (7<<25) 4388 #define SPRITE_FORMAT_YUV422 (0<<25) 4389 #define SPRITE_FORMAT_RGBX101010 (1<<25) 4390 #define SPRITE_FORMAT_RGBX888 (2<<25) 4391 #define SPRITE_FORMAT_RGBX161616 (3<<25) 4392 #define SPRITE_FORMAT_YUV444 (4<<25) 4393 #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ 4394 #define SPRITE_PIPE_CSC_ENABLE (1<<24) 4395 #define SPRITE_SOURCE_KEY (1<<22) 4396 #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ 4397 #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) 4398 #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ 4399 #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) 4400 #define SPRITE_YUV_ORDER_YUYV (0<<16) 4401 #define SPRITE_YUV_ORDER_UYVY (1<<16) 4402 #define SPRITE_YUV_ORDER_YVYU (2<<16) 4403 #define SPRITE_YUV_ORDER_VYUY (3<<16) 4404 #define SPRITE_ROTATE_180 (1<<15) 4405 #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) 4406 #define SPRITE_INT_GAMMA_ENABLE (1<<13) 4407 #define SPRITE_TILED (1<<10) 4408 #define SPRITE_DEST_KEY (1<<2) 4409 #define _SPRA_LINOFF 0x70284 4410 #define _SPRA_STRIDE 0x70288 4411 #define _SPRA_POS 0x7028c 4412 #define _SPRA_SIZE 0x70290 4413 #define _SPRA_KEYVAL 0x70294 4414 #define _SPRA_KEYMSK 0x70298 4415 #define _SPRA_SURF 0x7029c 4416 #define _SPRA_KEYMAX 0x702a0 4417 #define _SPRA_TILEOFF 0x702a4 4418 #define _SPRA_OFFSET 0x702a4 4419 #define _SPRA_SURFLIVE 0x702ac 4420 #define _SPRA_SCALE 0x70304 4421 #define SPRITE_SCALE_ENABLE (1<<31) 4422 #define SPRITE_FILTER_MASK (3<<29) 4423 #define SPRITE_FILTER_MEDIUM (0<<29) 4424 #define SPRITE_FILTER_ENHANCING (1<<29) 4425 #define SPRITE_FILTER_SOFTENING (2<<29) 4426 #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ 4427 #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) 4428 #define _SPRA_GAMC 0x70400 4429 4430 #define _SPRB_CTL 0x71280 4431 #define _SPRB_LINOFF 0x71284 4432 #define _SPRB_STRIDE 0x71288 4433 #define _SPRB_POS 0x7128c 4434 #define _SPRB_SIZE 0x71290 4435 #define _SPRB_KEYVAL 0x71294 4436 #define _SPRB_KEYMSK 0x71298 4437 #define _SPRB_SURF 0x7129c 4438 #define _SPRB_KEYMAX 0x712a0 4439 #define _SPRB_TILEOFF 0x712a4 4440 #define _SPRB_OFFSET 0x712a4 4441 #define _SPRB_SURFLIVE 0x712ac 4442 #define _SPRB_SCALE 0x71304 4443 #define _SPRB_GAMC 0x71400 4444 4445 #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL) 4446 #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) 4447 #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) 4448 #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS) 4449 #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) 4450 #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) 4451 #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) 4452 #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF) 4453 #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) 4454 #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) 4455 #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) 4456 #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) 4457 #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) 4458 #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) 4459 4460 #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) 4461 #define SP_ENABLE (1<<31) 4462 #define SP_GAMMA_ENABLE (1<<30) 4463 #define SP_PIXFORMAT_MASK (0xf<<26) 4464 #define SP_FORMAT_YUV422 (0<<26) 4465 #define SP_FORMAT_BGR565 (5<<26) 4466 #define SP_FORMAT_BGRX8888 (6<<26) 4467 #define SP_FORMAT_BGRA8888 (7<<26) 4468 #define SP_FORMAT_RGBX1010102 (8<<26) 4469 #define SP_FORMAT_RGBA1010102 (9<<26) 4470 #define SP_FORMAT_RGBX8888 (0xe<<26) 4471 #define SP_FORMAT_RGBA8888 (0xf<<26) 4472 #define SP_SOURCE_KEY (1<<22) 4473 #define SP_YUV_BYTE_ORDER_MASK (3<<16) 4474 #define SP_YUV_ORDER_YUYV (0<<16) 4475 #define SP_YUV_ORDER_UYVY (1<<16) 4476 #define SP_YUV_ORDER_YVYU (2<<16) 4477 #define SP_YUV_ORDER_VYUY (3<<16) 4478 #define SP_ROTATE_180 (1<<15) 4479 #define SP_TILED (1<<10) 4480 #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) 4481 #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) 4482 #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) 4483 #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) 4484 #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) 4485 #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) 4486 #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) 4487 #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) 4488 #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) 4489 #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) 4490 #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) 4491 4492 #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) 4493 #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) 4494 #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) 4495 #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) 4496 #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) 4497 #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) 4498 #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) 4499 #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) 4500 #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) 4501 #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) 4502 #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) 4503 #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) 4504 4505 #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR) 4506 #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF) 4507 #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE) 4508 #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS) 4509 #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE) 4510 #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL) 4511 #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK) 4512 #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF) 4513 #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL) 4514 #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF) 4515 #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA) 4516 #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC) 4517 4518 /* VBIOS regs */ 4519 #define VGACNTRL 0x71400 4520 # define VGA_DISP_DISABLE (1 << 31) 4521 # define VGA_2X_MODE (1 << 30) 4522 # define VGA_PIPE_B_SELECT (1 << 29) 4523 4524 #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400) 4525 4526 /* Ironlake */ 4527 4528 #define CPU_VGACNTRL 0x41000 4529 4530 #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030 4531 #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) 4532 #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2) 4533 #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2) 4534 #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2) 4535 #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2) 4536 #define DIGITAL_PORTA_NO_DETECT (0 << 0) 4537 #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1) 4538 #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0) 4539 4540 /* refresh rate hardware control */ 4541 #define RR_HW_CTL 0x45300 4542 #define RR_HW_LOW_POWER_FRAMES_MASK 0xff 4543 #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 4544 4545 #define FDI_PLL_BIOS_0 0x46000 4546 #define FDI_PLL_FB_CLOCK_MASK 0xff 4547 #define FDI_PLL_BIOS_1 0x46004 4548 #define FDI_PLL_BIOS_2 0x46008 4549 #define DISPLAY_PORT_PLL_BIOS_0 0x4600c 4550 #define DISPLAY_PORT_PLL_BIOS_1 0x46010 4551 #define DISPLAY_PORT_PLL_BIOS_2 0x46014 4552 4553 #define PCH_3DCGDIS0 0x46020 4554 # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) 4555 # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) 4556 4557 #define PCH_3DCGDIS1 0x46024 4558 # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) 4559 4560 #define FDI_PLL_FREQ_CTL 0x46030 4561 #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) 4562 #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 4563 #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff 4564 4565 4566 #define _PIPEA_DATA_M1 0x60030 4567 #define PIPE_DATA_M1_OFFSET 0 4568 #define _PIPEA_DATA_N1 0x60034 4569 #define PIPE_DATA_N1_OFFSET 0 4570 4571 #define _PIPEA_DATA_M2 0x60038 4572 #define PIPE_DATA_M2_OFFSET 0 4573 #define _PIPEA_DATA_N2 0x6003c 4574 #define PIPE_DATA_N2_OFFSET 0 4575 4576 #define _PIPEA_LINK_M1 0x60040 4577 #define PIPE_LINK_M1_OFFSET 0 4578 #define _PIPEA_LINK_N1 0x60044 4579 #define PIPE_LINK_N1_OFFSET 0 4580 4581 #define _PIPEA_LINK_M2 0x60048 4582 #define PIPE_LINK_M2_OFFSET 0 4583 #define _PIPEA_LINK_N2 0x6004c 4584 #define PIPE_LINK_N2_OFFSET 0 4585 4586 /* PIPEB timing regs are same start from 0x61000 */ 4587 4588 #define _PIPEB_DATA_M1 0x61030 4589 #define _PIPEB_DATA_N1 0x61034 4590 #define _PIPEB_DATA_M2 0x61038 4591 #define _PIPEB_DATA_N2 0x6103c 4592 #define _PIPEB_LINK_M1 0x61040 4593 #define _PIPEB_LINK_N1 0x61044 4594 #define _PIPEB_LINK_M2 0x61048 4595 #define _PIPEB_LINK_N2 0x6104c 4596 4597 #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1) 4598 #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1) 4599 #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2) 4600 #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2) 4601 #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1) 4602 #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1) 4603 #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2) 4604 #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2) 4605 4606 /* CPU panel fitter */ 4607 /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ 4608 #define _PFA_CTL_1 0x68080 4609 #define _PFB_CTL_1 0x68880 4610 #define PF_ENABLE (1<<31) 4611 #define PF_PIPE_SEL_MASK_IVB (3<<29) 4612 #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) 4613 #define PF_FILTER_MASK (3<<23) 4614 #define PF_FILTER_PROGRAMMED (0<<23) 4615 #define PF_FILTER_MED_3x3 (1<<23) 4616 #define PF_FILTER_EDGE_ENHANCE (2<<23) 4617 #define PF_FILTER_EDGE_SOFTEN (3<<23) 4618 #define _PFA_WIN_SZ 0x68074 4619 #define _PFB_WIN_SZ 0x68874 4620 #define _PFA_WIN_POS 0x68070 4621 #define _PFB_WIN_POS 0x68870 4622 #define _PFA_VSCALE 0x68084 4623 #define _PFB_VSCALE 0x68884 4624 #define _PFA_HSCALE 0x68090 4625 #define _PFB_HSCALE 0x68890 4626 4627 #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) 4628 #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) 4629 #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) 4630 #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) 4631 #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) 4632 4633 /* legacy palette */ 4634 #define _LGC_PALETTE_A 0x4a000 4635 #define _LGC_PALETTE_B 0x4a800 4636 #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) 4637 4638 #define _GAMMA_MODE_A 0x4a480 4639 #define _GAMMA_MODE_B 0x4ac80 4640 #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) 4641 #define GAMMA_MODE_MODE_MASK (3 << 0) 4642 #define GAMMA_MODE_MODE_8BIT (0 << 0) 4643 #define GAMMA_MODE_MODE_10BIT (1 << 0) 4644 #define GAMMA_MODE_MODE_12BIT (2 << 0) 4645 #define GAMMA_MODE_MODE_SPLIT (3 << 0) 4646 4647 /* interrupts */ 4648 #define DE_MASTER_IRQ_CONTROL (1 << 31) 4649 #define DE_SPRITEB_FLIP_DONE (1 << 29) 4650 #define DE_SPRITEA_FLIP_DONE (1 << 28) 4651 #define DE_PLANEB_FLIP_DONE (1 << 27) 4652 #define DE_PLANEA_FLIP_DONE (1 << 26) 4653 #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) 4654 #define DE_PCU_EVENT (1 << 25) 4655 #define DE_GTT_FAULT (1 << 24) 4656 #define DE_POISON (1 << 23) 4657 #define DE_PERFORM_COUNTER (1 << 22) 4658 #define DE_PCH_EVENT (1 << 21) 4659 #define DE_AUX_CHANNEL_A (1 << 20) 4660 #define DE_DP_A_HOTPLUG (1 << 19) 4661 #define DE_GSE (1 << 18) 4662 #define DE_PIPEB_VBLANK (1 << 15) 4663 #define DE_PIPEB_EVEN_FIELD (1 << 14) 4664 #define DE_PIPEB_ODD_FIELD (1 << 13) 4665 #define DE_PIPEB_LINE_COMPARE (1 << 12) 4666 #define DE_PIPEB_VSYNC (1 << 11) 4667 #define DE_PIPEB_CRC_DONE (1 << 10) 4668 #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) 4669 #define DE_PIPEA_VBLANK (1 << 7) 4670 #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) 4671 #define DE_PIPEA_EVEN_FIELD (1 << 6) 4672 #define DE_PIPEA_ODD_FIELD (1 << 5) 4673 #define DE_PIPEA_LINE_COMPARE (1 << 4) 4674 #define DE_PIPEA_VSYNC (1 << 3) 4675 #define DE_PIPEA_CRC_DONE (1 << 2) 4676 #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) 4677 #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) 4678 #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) 4679 4680 /* More Ivybridge lolz */ 4681 #define DE_ERR_INT_IVB (1<<30) 4682 #define DE_GSE_IVB (1<<29) 4683 #define DE_PCH_EVENT_IVB (1<<28) 4684 #define DE_DP_A_HOTPLUG_IVB (1<<27) 4685 #define DE_AUX_CHANNEL_A_IVB (1<<26) 4686 #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) 4687 #define DE_PLANEC_FLIP_DONE_IVB (1<<13) 4688 #define DE_PIPEC_VBLANK_IVB (1<<10) 4689 #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) 4690 #define DE_PLANEB_FLIP_DONE_IVB (1<<8) 4691 #define DE_PIPEB_VBLANK_IVB (1<<5) 4692 #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) 4693 #define DE_PLANEA_FLIP_DONE_IVB (1<<3) 4694 #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) 4695 #define DE_PIPEA_VBLANK_IVB (1<<0) 4696 #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5)) 4697 4698 #define VLV_MASTER_IER 0x4400c /* Gunit master IER */ 4699 #define MASTER_INTERRUPT_ENABLE (1<<31) 4700 4701 #define DEISR 0x44000 4702 #define DEIMR 0x44004 4703 #define DEIIR 0x44008 4704 #define DEIER 0x4400c 4705 4706 #define GTISR 0x44010 4707 #define GTIMR 0x44014 4708 #define GTIIR 0x44018 4709 #define GTIER 0x4401c 4710 4711 #define GEN8_MASTER_IRQ 0x44200 4712 #define GEN8_MASTER_IRQ_CONTROL (1<<31) 4713 #define GEN8_PCU_IRQ (1<<30) 4714 #define GEN8_DE_PCH_IRQ (1<<23) 4715 #define GEN8_DE_MISC_IRQ (1<<22) 4716 #define GEN8_DE_PORT_IRQ (1<<20) 4717 #define GEN8_DE_PIPE_C_IRQ (1<<18) 4718 #define GEN8_DE_PIPE_B_IRQ (1<<17) 4719 #define GEN8_DE_PIPE_A_IRQ (1<<16) 4720 #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe)) 4721 #define GEN8_GT_VECS_IRQ (1<<6) 4722 #define GEN8_GT_PM_IRQ (1<<4) 4723 #define GEN8_GT_VCS2_IRQ (1<<3) 4724 #define GEN8_GT_VCS1_IRQ (1<<2) 4725 #define GEN8_GT_BCS_IRQ (1<<1) 4726 #define GEN8_GT_RCS_IRQ (1<<0) 4727 4728 #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which))) 4729 #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which))) 4730 #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which))) 4731 #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which))) 4732 4733 #define GEN8_BCS_IRQ_SHIFT 16 4734 #define GEN8_RCS_IRQ_SHIFT 0 4735 #define GEN8_VCS2_IRQ_SHIFT 16 4736 #define GEN8_VCS1_IRQ_SHIFT 0 4737 #define GEN8_VECS_IRQ_SHIFT 0 4738 4739 #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe))) 4740 #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe))) 4741 #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe))) 4742 #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe))) 4743 #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) 4744 #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) 4745 #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) 4746 #define GEN8_PIPE_CURSOR_FAULT (1 << 10) 4747 #define GEN8_PIPE_SPRITE_FAULT (1 << 9) 4748 #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) 4749 #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) 4750 #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) 4751 #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) 4752 #define GEN8_PIPE_VSYNC (1 << 1) 4753 #define GEN8_PIPE_VBLANK (1 << 0) 4754 #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ 4755 (GEN8_PIPE_CURSOR_FAULT | \ 4756 GEN8_PIPE_SPRITE_FAULT | \ 4757 GEN8_PIPE_PRIMARY_FAULT) 4758 4759 #define GEN8_DE_PORT_ISR 0x44440 4760 #define GEN8_DE_PORT_IMR 0x44444 4761 #define GEN8_DE_PORT_IIR 0x44448 4762 #define GEN8_DE_PORT_IER 0x4444c 4763 #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) 4764 #define GEN8_AUX_CHANNEL_A (1 << 0) 4765 4766 #define GEN8_DE_MISC_ISR 0x44460 4767 #define GEN8_DE_MISC_IMR 0x44464 4768 #define GEN8_DE_MISC_IIR 0x44468 4769 #define GEN8_DE_MISC_IER 0x4446c 4770 #define GEN8_DE_MISC_GSE (1 << 27) 4771 4772 #define GEN8_PCU_ISR 0x444e0 4773 #define GEN8_PCU_IMR 0x444e4 4774 #define GEN8_PCU_IIR 0x444e8 4775 #define GEN8_PCU_IER 0x444ec 4776 4777 #define ILK_DISPLAY_CHICKEN2 0x42004 4778 /* Required on all Ironlake and Sandybridge according to the B-Spec. */ 4779 #define ILK_ELPIN_409_SELECT (1 << 25) 4780 #define ILK_DPARB_GATE (1<<22) 4781 #define ILK_VSDPFD_FULL (1<<21) 4782 #define FUSE_STRAP 0x42014 4783 #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) 4784 #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) 4785 #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) 4786 #define ILK_HDCP_DISABLE (1 << 25) 4787 #define ILK_eDP_A_DISABLE (1 << 24) 4788 #define HSW_CDCLK_LIMIT (1 << 24) 4789 #define ILK_DESKTOP (1 << 23) 4790 4791 #define ILK_DSPCLK_GATE_D 0x42020 4792 #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) 4793 #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) 4794 #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) 4795 #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) 4796 #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) 4797 4798 #define IVB_CHICKEN3 0x4200c 4799 # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) 4800 # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) 4801 4802 #define CHICKEN_PAR1_1 0x42080 4803 #define DPA_MASK_VBLANK_SRD (1 << 15) 4804 #define FORCE_ARB_IDLE_PLANES (1 << 14) 4805 4806 #define _CHICKEN_PIPESL_1_A 0x420b0 4807 #define _CHICKEN_PIPESL_1_B 0x420b4 4808 #define HSW_FBCQ_DIS (1 << 22) 4809 #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) 4810 #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) 4811 4812 #define DISP_ARB_CTL 0x45000 4813 #define DISP_TILE_SURFACE_SWIZZLING (1<<13) 4814 #define DISP_FBC_WM_DIS (1<<15) 4815 #define DISP_ARB_CTL2 0x45004 4816 #define DISP_DATA_PARTITION_5_6 (1<<6) 4817 #define GEN7_MSG_CTL 0x45010 4818 #define WAIT_FOR_PCH_RESET_ACK (1<<1) 4819 #define WAIT_FOR_PCH_FLR_ACK (1<<0) 4820 #define HSW_NDE_RSTWRN_OPT 0x46408 4821 #define RESET_PCH_HANDSHAKE_ENABLE (1<<4) 4822 4823 /* GEN7 chicken */ 4824 #define GEN7_COMMON_SLICE_CHICKEN1 0x7010 4825 # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) 4826 #define COMMON_SLICE_CHICKEN2 0x7014 4827 # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) 4828 4829 #define GEN7_L3SQCREG1 0xB010 4830 #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 4831 4832 #define GEN7_L3CNTLREG1 0xB01C 4833 #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C 4834 #define GEN7_L3AGDIS (1<<19) 4835 #define GEN7_L3CNTLREG2 0xB020 4836 #define GEN7_L3CNTLREG3 0xB024 4837 4838 #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030 4839 #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 4840 4841 #define GEN7_L3SQCREG4 0xb034 4842 #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) 4843 4844 /* GEN8 chicken */ 4845 #define HDC_CHICKEN0 0x7300 4846 #define HDC_FORCE_NON_COHERENT (1<<4) 4847 4848 /* WaCatErrorRejectionIssue */ 4849 #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030 4850 #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) 4851 4852 #define HSW_SCRATCH1 0xb038 4853 #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) 4854 4855 /* PCH */ 4856 4857 /* south display engine interrupt: IBX */ 4858 #define SDE_AUDIO_POWER_D (1 << 27) 4859 #define SDE_AUDIO_POWER_C (1 << 26) 4860 #define SDE_AUDIO_POWER_B (1 << 25) 4861 #define SDE_AUDIO_POWER_SHIFT (25) 4862 #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) 4863 #define SDE_GMBUS (1 << 24) 4864 #define SDE_AUDIO_HDCP_TRANSB (1 << 23) 4865 #define SDE_AUDIO_HDCP_TRANSA (1 << 22) 4866 #define SDE_AUDIO_HDCP_MASK (3 << 22) 4867 #define SDE_AUDIO_TRANSB (1 << 21) 4868 #define SDE_AUDIO_TRANSA (1 << 20) 4869 #define SDE_AUDIO_TRANS_MASK (3 << 20) 4870 #define SDE_POISON (1 << 19) 4871 /* 18 reserved */ 4872 #define SDE_FDI_RXB (1 << 17) 4873 #define SDE_FDI_RXA (1 << 16) 4874 #define SDE_FDI_MASK (3 << 16) 4875 #define SDE_AUXD (1 << 15) 4876 #define SDE_AUXC (1 << 14) 4877 #define SDE_AUXB (1 << 13) 4878 #define SDE_AUX_MASK (7 << 13) 4879 /* 12 reserved */ 4880 #define SDE_CRT_HOTPLUG (1 << 11) 4881 #define SDE_PORTD_HOTPLUG (1 << 10) 4882 #define SDE_PORTC_HOTPLUG (1 << 9) 4883 #define SDE_PORTB_HOTPLUG (1 << 8) 4884 #define SDE_SDVOB_HOTPLUG (1 << 6) 4885 #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ 4886 SDE_SDVOB_HOTPLUG | \ 4887 SDE_PORTB_HOTPLUG | \ 4888 SDE_PORTC_HOTPLUG | \ 4889 SDE_PORTD_HOTPLUG) 4890 #define SDE_TRANSB_CRC_DONE (1 << 5) 4891 #define SDE_TRANSB_CRC_ERR (1 << 4) 4892 #define SDE_TRANSB_FIFO_UNDER (1 << 3) 4893 #define SDE_TRANSA_CRC_DONE (1 << 2) 4894 #define SDE_TRANSA_CRC_ERR (1 << 1) 4895 #define SDE_TRANSA_FIFO_UNDER (1 << 0) 4896 #define SDE_TRANS_MASK (0x3f) 4897 4898 /* south display engine interrupt: CPT/PPT */ 4899 #define SDE_AUDIO_POWER_D_CPT (1 << 31) 4900 #define SDE_AUDIO_POWER_C_CPT (1 << 30) 4901 #define SDE_AUDIO_POWER_B_CPT (1 << 29) 4902 #define SDE_AUDIO_POWER_SHIFT_CPT 29 4903 #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) 4904 #define SDE_AUXD_CPT (1 << 27) 4905 #define SDE_AUXC_CPT (1 << 26) 4906 #define SDE_AUXB_CPT (1 << 25) 4907 #define SDE_AUX_MASK_CPT (7 << 25) 4908 #define SDE_PORTD_HOTPLUG_CPT (1 << 23) 4909 #define SDE_PORTC_HOTPLUG_CPT (1 << 22) 4910 #define SDE_PORTB_HOTPLUG_CPT (1 << 21) 4911 #define SDE_CRT_HOTPLUG_CPT (1 << 19) 4912 #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) 4913 #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ 4914 SDE_SDVOB_HOTPLUG_CPT | \ 4915 SDE_PORTD_HOTPLUG_CPT | \ 4916 SDE_PORTC_HOTPLUG_CPT | \ 4917 SDE_PORTB_HOTPLUG_CPT) 4918 #define SDE_GMBUS_CPT (1 << 17) 4919 #define SDE_ERROR_CPT (1 << 16) 4920 #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) 4921 #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) 4922 #define SDE_FDI_RXC_CPT (1 << 8) 4923 #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) 4924 #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) 4925 #define SDE_FDI_RXB_CPT (1 << 4) 4926 #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) 4927 #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) 4928 #define SDE_FDI_RXA_CPT (1 << 0) 4929 #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ 4930 SDE_AUDIO_CP_REQ_B_CPT | \ 4931 SDE_AUDIO_CP_REQ_A_CPT) 4932 #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ 4933 SDE_AUDIO_CP_CHG_B_CPT | \ 4934 SDE_AUDIO_CP_CHG_A_CPT) 4935 #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ 4936 SDE_FDI_RXB_CPT | \ 4937 SDE_FDI_RXA_CPT) 4938 4939 #define SDEISR 0xc4000 4940 #define SDEIMR 0xc4004 4941 #define SDEIIR 0xc4008 4942 #define SDEIER 0xc400c 4943 4944 #define SERR_INT 0xc4040 4945 #define SERR_INT_POISON (1<<31) 4946 #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6) 4947 #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3) 4948 #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0) 4949 #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3)) 4950 4951 /* digital port hotplug */ 4952 #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */ 4953 #define PORTD_HOTPLUG_ENABLE (1 << 20) 4954 #define PORTD_PULSE_DURATION_2ms (0) 4955 #define PORTD_PULSE_DURATION_4_5ms (1 << 18) 4956 #define PORTD_PULSE_DURATION_6ms (2 << 18) 4957 #define PORTD_PULSE_DURATION_100ms (3 << 18) 4958 #define PORTD_PULSE_DURATION_MASK (3 << 18) 4959 #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16) 4960 #define PORTD_HOTPLUG_NO_DETECT (0 << 16) 4961 #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) 4962 #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) 4963 #define PORTC_HOTPLUG_ENABLE (1 << 12) 4964 #define PORTC_PULSE_DURATION_2ms (0) 4965 #define PORTC_PULSE_DURATION_4_5ms (1 << 10) 4966 #define PORTC_PULSE_DURATION_6ms (2 << 10) 4967 #define PORTC_PULSE_DURATION_100ms (3 << 10) 4968 #define PORTC_PULSE_DURATION_MASK (3 << 10) 4969 #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8) 4970 #define PORTC_HOTPLUG_NO_DETECT (0 << 8) 4971 #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) 4972 #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) 4973 #define PORTB_HOTPLUG_ENABLE (1 << 4) 4974 #define PORTB_PULSE_DURATION_2ms (0) 4975 #define PORTB_PULSE_DURATION_4_5ms (1 << 2) 4976 #define PORTB_PULSE_DURATION_6ms (2 << 2) 4977 #define PORTB_PULSE_DURATION_100ms (3 << 2) 4978 #define PORTB_PULSE_DURATION_MASK (3 << 2) 4979 #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0) 4980 #define PORTB_HOTPLUG_NO_DETECT (0 << 0) 4981 #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) 4982 #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) 4983 4984 #define PCH_GPIOA 0xc5010 4985 #define PCH_GPIOB 0xc5014 4986 #define PCH_GPIOC 0xc5018 4987 #define PCH_GPIOD 0xc501c 4988 #define PCH_GPIOE 0xc5020 4989 #define PCH_GPIOF 0xc5024 4990 4991 #define PCH_GMBUS0 0xc5100 4992 #define PCH_GMBUS1 0xc5104 4993 #define PCH_GMBUS2 0xc5108 4994 #define PCH_GMBUS3 0xc510c 4995 #define PCH_GMBUS4 0xc5110 4996 #define PCH_GMBUS5 0xc5120 4997 4998 #define _PCH_DPLL_A 0xc6014 4999 #define _PCH_DPLL_B 0xc6018 5000 #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) 5001 5002 #define _PCH_FPA0 0xc6040 5003 #define FP_CB_TUNE (0x3<<22) 5004 #define _PCH_FPA1 0xc6044 5005 #define _PCH_FPB0 0xc6048 5006 #define _PCH_FPB1 0xc604c 5007 #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0) 5008 #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1) 5009 5010 #define PCH_DPLL_TEST 0xc606c 5011 5012 #define PCH_DREF_CONTROL 0xC6200 5013 #define DREF_CONTROL_MASK 0x7fc3 5014 #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) 5015 #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) 5016 #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) 5017 #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) 5018 #define DREF_SSC_SOURCE_DISABLE (0<<11) 5019 #define DREF_SSC_SOURCE_ENABLE (2<<11) 5020 #define DREF_SSC_SOURCE_MASK (3<<11) 5021 #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) 5022 #define DREF_NONSPREAD_CK505_ENABLE (1<<9) 5023 #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) 5024 #define DREF_NONSPREAD_SOURCE_MASK (3<<9) 5025 #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) 5026 #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) 5027 #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) 5028 #define DREF_SSC4_DOWNSPREAD (0<<6) 5029 #define DREF_SSC4_CENTERSPREAD (1<<6) 5030 #define DREF_SSC1_DISABLE (0<<1) 5031 #define DREF_SSC1_ENABLE (1<<1) 5032 #define DREF_SSC4_DISABLE (0) 5033 #define DREF_SSC4_ENABLE (1) 5034 5035 #define PCH_RAWCLK_FREQ 0xc6204 5036 #define FDL_TP1_TIMER_SHIFT 12 5037 #define FDL_TP1_TIMER_MASK (3<<12) 5038 #define FDL_TP2_TIMER_SHIFT 10 5039 #define FDL_TP2_TIMER_MASK (3<<10) 5040 #define RAWCLK_FREQ_MASK 0x3ff 5041 5042 #define PCH_DPLL_TMR_CFG 0xc6208 5043 5044 #define PCH_SSC4_PARMS 0xc6210 5045 #define PCH_SSC4_AUX_PARMS 0xc6214 5046 5047 #define PCH_DPLL_SEL 0xc7000 5048 #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4)) 5049 #define TRANS_DPLLA_SEL(pipe) 0 5050 #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3)) 5051 5052 /* transcoder */ 5053 5054 #define _PCH_TRANS_HTOTAL_A 0xe0000 5055 #define TRANS_HTOTAL_SHIFT 16 5056 #define TRANS_HACTIVE_SHIFT 0 5057 #define _PCH_TRANS_HBLANK_A 0xe0004 5058 #define TRANS_HBLANK_END_SHIFT 16 5059 #define TRANS_HBLANK_START_SHIFT 0 5060 #define _PCH_TRANS_HSYNC_A 0xe0008 5061 #define TRANS_HSYNC_END_SHIFT 16 5062 #define TRANS_HSYNC_START_SHIFT 0 5063 #define _PCH_TRANS_VTOTAL_A 0xe000c 5064 #define TRANS_VTOTAL_SHIFT 16 5065 #define TRANS_VACTIVE_SHIFT 0 5066 #define _PCH_TRANS_VBLANK_A 0xe0010 5067 #define TRANS_VBLANK_END_SHIFT 16 5068 #define TRANS_VBLANK_START_SHIFT 0 5069 #define _PCH_TRANS_VSYNC_A 0xe0014 5070 #define TRANS_VSYNC_END_SHIFT 16 5071 #define TRANS_VSYNC_START_SHIFT 0 5072 #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 5073 5074 #define _PCH_TRANSA_DATA_M1 0xe0030 5075 #define _PCH_TRANSA_DATA_N1 0xe0034 5076 #define _PCH_TRANSA_DATA_M2 0xe0038 5077 #define _PCH_TRANSA_DATA_N2 0xe003c 5078 #define _PCH_TRANSA_LINK_M1 0xe0040 5079 #define _PCH_TRANSA_LINK_N1 0xe0044 5080 #define _PCH_TRANSA_LINK_M2 0xe0048 5081 #define _PCH_TRANSA_LINK_N2 0xe004c 5082 5083 /* Per-transcoder DIP controls (PCH) */ 5084 #define _VIDEO_DIP_CTL_A 0xe0200 5085 #define _VIDEO_DIP_DATA_A 0xe0208 5086 #define _VIDEO_DIP_GCP_A 0xe0210 5087 5088 #define _VIDEO_DIP_CTL_B 0xe1200 5089 #define _VIDEO_DIP_DATA_B 0xe1208 5090 #define _VIDEO_DIP_GCP_B 0xe1210 5091 5092 #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) 5093 #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) 5094 #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) 5095 5096 /* Per-transcoder DIP controls (VLV) */ 5097 #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) 5098 #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) 5099 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) 5100 5101 #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) 5102 #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) 5103 #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) 5104 5105 #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0) 5106 #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4) 5107 #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8) 5108 5109 #define VLV_TVIDEO_DIP_CTL(pipe) \ 5110 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \ 5111 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C) 5112 #define VLV_TVIDEO_DIP_DATA(pipe) \ 5113 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \ 5114 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C) 5115 #define VLV_TVIDEO_DIP_GCP(pipe) \ 5116 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \ 5117 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C) 5118 5119 /* Haswell DIP controls */ 5120 #define HSW_VIDEO_DIP_CTL_A 0x60200 5121 #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220 5122 #define HSW_VIDEO_DIP_VS_DATA_A 0x60260 5123 #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 5124 #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 5125 #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320 5126 #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240 5127 #define HSW_VIDEO_DIP_VS_ECC_A 0x60280 5128 #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 5129 #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300 5130 #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344 5131 #define HSW_VIDEO_DIP_GCP_A 0x60210 5132 5133 #define HSW_VIDEO_DIP_CTL_B 0x61200 5134 #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220 5135 #define HSW_VIDEO_DIP_VS_DATA_B 0x61260 5136 #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 5137 #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 5138 #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320 5139 #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240 5140 #define HSW_VIDEO_DIP_VS_ECC_B 0x61280 5141 #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 5142 #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300 5143 #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344 5144 #define HSW_VIDEO_DIP_GCP_B 0x61210 5145 5146 #define HSW_TVIDEO_DIP_CTL(trans) \ 5147 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A) 5148 #define HSW_TVIDEO_DIP_AVI_DATA(trans) \ 5149 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A) 5150 #define HSW_TVIDEO_DIP_VS_DATA(trans) \ 5151 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A) 5152 #define HSW_TVIDEO_DIP_SPD_DATA(trans) \ 5153 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A) 5154 #define HSW_TVIDEO_DIP_GCP(trans) \ 5155 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A) 5156 #define HSW_TVIDEO_DIP_VSC_DATA(trans) \ 5157 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A) 5158 5159 #define HSW_STEREO_3D_CTL_A 0x70020 5160 #define S3D_ENABLE (1<<31) 5161 #define HSW_STEREO_3D_CTL_B 0x71020 5162 5163 #define HSW_STEREO_3D_CTL(trans) \ 5164 _PIPE2(trans, HSW_STEREO_3D_CTL_A) 5165 5166 #define _PCH_TRANS_HTOTAL_B 0xe1000 5167 #define _PCH_TRANS_HBLANK_B 0xe1004 5168 #define _PCH_TRANS_HSYNC_B 0xe1008 5169 #define _PCH_TRANS_VTOTAL_B 0xe100c 5170 #define _PCH_TRANS_VBLANK_B 0xe1010 5171 #define _PCH_TRANS_VSYNC_B 0xe1014 5172 #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 5173 5174 #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) 5175 #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) 5176 #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) 5177 #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) 5178 #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) 5179 #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) 5180 #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \ 5181 _PCH_TRANS_VSYNCSHIFT_B) 5182 5183 #define _PCH_TRANSB_DATA_M1 0xe1030 5184 #define _PCH_TRANSB_DATA_N1 0xe1034 5185 #define _PCH_TRANSB_DATA_M2 0xe1038 5186 #define _PCH_TRANSB_DATA_N2 0xe103c 5187 #define _PCH_TRANSB_LINK_M1 0xe1040 5188 #define _PCH_TRANSB_LINK_N1 0xe1044 5189 #define _PCH_TRANSB_LINK_M2 0xe1048 5190 #define _PCH_TRANSB_LINK_N2 0xe104c 5191 5192 #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) 5193 #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) 5194 #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) 5195 #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) 5196 #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) 5197 #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) 5198 #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) 5199 #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) 5200 5201 #define _PCH_TRANSACONF 0xf0008 5202 #define _PCH_TRANSBCONF 0xf1008 5203 #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) 5204 #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */ 5205 #define TRANS_DISABLE (0<<31) 5206 #define TRANS_ENABLE (1<<31) 5207 #define TRANS_STATE_MASK (1<<30) 5208 #define TRANS_STATE_DISABLE (0<<30) 5209 #define TRANS_STATE_ENABLE (1<<30) 5210 #define TRANS_FSYNC_DELAY_HB1 (0<<27) 5211 #define TRANS_FSYNC_DELAY_HB2 (1<<27) 5212 #define TRANS_FSYNC_DELAY_HB3 (2<<27) 5213 #define TRANS_FSYNC_DELAY_HB4 (3<<27) 5214 #define TRANS_INTERLACE_MASK (7<<21) 5215 #define TRANS_PROGRESSIVE (0<<21) 5216 #define TRANS_INTERLACED (3<<21) 5217 #define TRANS_LEGACY_INTERLACED_ILK (2<<21) 5218 #define TRANS_8BPC (0<<5) 5219 #define TRANS_10BPC (1<<5) 5220 #define TRANS_6BPC (2<<5) 5221 #define TRANS_12BPC (3<<5) 5222 5223 #define _TRANSA_CHICKEN1 0xf0060 5224 #define _TRANSB_CHICKEN1 0xf1060 5225 #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) 5226 #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) 5227 #define _TRANSA_CHICKEN2 0xf0064 5228 #define _TRANSB_CHICKEN2 0xf1064 5229 #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) 5230 #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) 5231 #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) 5232 #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) 5233 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) 5234 #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) 5235 5236 #define SOUTH_CHICKEN1 0xc2000 5237 #define FDIA_PHASE_SYNC_SHIFT_OVR 19 5238 #define FDIA_PHASE_SYNC_SHIFT_EN 18 5239 #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) 5240 #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) 5241 #define FDI_BC_BIFURCATION_SELECT (1 << 12) 5242 #define SOUTH_CHICKEN2 0xc2004 5243 #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) 5244 #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) 5245 #define DPLS_EDP_PPS_FIX_DIS (1<<0) 5246 5247 #define _FDI_RXA_CHICKEN 0xc200c 5248 #define _FDI_RXB_CHICKEN 0xc2010 5249 #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) 5250 #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) 5251 #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) 5252 5253 #define SOUTH_DSPCLK_GATE_D 0xc2020 5254 #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) 5255 #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) 5256 #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) 5257 #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) 5258 5259 /* CPU: FDI_TX */ 5260 #define _FDI_TXA_CTL 0x60100 5261 #define _FDI_TXB_CTL 0x61100 5262 #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) 5263 #define FDI_TX_DISABLE (0<<31) 5264 #define FDI_TX_ENABLE (1<<31) 5265 #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) 5266 #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) 5267 #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) 5268 #define FDI_LINK_TRAIN_NONE (3<<28) 5269 #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) 5270 #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) 5271 #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) 5272 #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) 5273 #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) 5274 #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) 5275 #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) 5276 #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) 5277 /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. 5278 SNB has different settings. */ 5279 /* SNB A-stepping */ 5280 #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 5281 #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 5282 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 5283 #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 5284 /* SNB B-stepping */ 5285 #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) 5286 #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) 5287 #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) 5288 #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) 5289 #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) 5290 #define FDI_DP_PORT_WIDTH_SHIFT 19 5291 #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) 5292 #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) 5293 #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) 5294 /* Ironlake: hardwired to 1 */ 5295 #define FDI_TX_PLL_ENABLE (1<<14) 5296 5297 /* Ivybridge has different bits for lolz */ 5298 #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) 5299 #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) 5300 #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) 5301 #define FDI_LINK_TRAIN_NONE_IVB (3<<8) 5302 5303 /* both Tx and Rx */ 5304 #define FDI_COMPOSITE_SYNC (1<<11) 5305 #define FDI_LINK_TRAIN_AUTO (1<<10) 5306 #define FDI_SCRAMBLING_ENABLE (0<<7) 5307 #define FDI_SCRAMBLING_DISABLE (1<<7) 5308 5309 /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ 5310 #define _FDI_RXA_CTL 0xf000c 5311 #define _FDI_RXB_CTL 0xf100c 5312 #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) 5313 #define FDI_RX_ENABLE (1<<31) 5314 /* train, dp width same as FDI_TX */ 5315 #define FDI_FS_ERRC_ENABLE (1<<27) 5316 #define FDI_FE_ERRC_ENABLE (1<<26) 5317 #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) 5318 #define FDI_8BPC (0<<16) 5319 #define FDI_10BPC (1<<16) 5320 #define FDI_6BPC (2<<16) 5321 #define FDI_12BPC (3<<16) 5322 #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) 5323 #define FDI_DMI_LINK_REVERSE_MASK (1<<14) 5324 #define FDI_RX_PLL_ENABLE (1<<13) 5325 #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) 5326 #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) 5327 #define FDI_FS_ERR_REPORT_ENABLE (1<<9) 5328 #define FDI_FE_ERR_REPORT_ENABLE (1<<8) 5329 #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) 5330 #define FDI_PCDCLK (1<<4) 5331 /* CPT */ 5332 #define FDI_AUTO_TRAINING (1<<10) 5333 #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) 5334 #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) 5335 #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) 5336 #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) 5337 #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) 5338 5339 #define _FDI_RXA_MISC 0xf0010 5340 #define _FDI_RXB_MISC 0xf1010 5341 #define FDI_RX_PWRDN_LANE1_MASK (3<<26) 5342 #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) 5343 #define FDI_RX_PWRDN_LANE0_MASK (3<<24) 5344 #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) 5345 #define FDI_RX_TP1_TO_TP2_48 (2<<20) 5346 #define FDI_RX_TP1_TO_TP2_64 (3<<20) 5347 #define FDI_RX_FDI_DELAY_90 (0x90<<0) 5348 #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) 5349 5350 #define _FDI_RXA_TUSIZE1 0xf0030 5351 #define _FDI_RXA_TUSIZE2 0xf0038 5352 #define _FDI_RXB_TUSIZE1 0xf1030 5353 #define _FDI_RXB_TUSIZE2 0xf1038 5354 #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) 5355 #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) 5356 5357 /* FDI_RX interrupt register format */ 5358 #define FDI_RX_INTER_LANE_ALIGN (1<<10) 5359 #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ 5360 #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ 5361 #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) 5362 #define FDI_RX_FS_CODE_ERR (1<<6) 5363 #define FDI_RX_FE_CODE_ERR (1<<5) 5364 #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) 5365 #define FDI_RX_HDCP_LINK_FAIL (1<<3) 5366 #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) 5367 #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) 5368 #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) 5369 5370 #define _FDI_RXA_IIR 0xf0014 5371 #define _FDI_RXA_IMR 0xf0018 5372 #define _FDI_RXB_IIR 0xf1014 5373 #define _FDI_RXB_IMR 0xf1018 5374 #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) 5375 #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) 5376 5377 #define FDI_PLL_CTL_1 0xfe000 5378 #define FDI_PLL_CTL_2 0xfe004 5379 5380 #define PCH_LVDS 0xe1180 5381 #define LVDS_DETECTED (1 << 1) 5382 5383 /* vlv has 2 sets of panel control regs. */ 5384 #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200) 5385 #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204) 5386 #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208) 5387 #define PANEL_PORT_SELECT_VLV(port) ((port) << 30) 5388 #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c) 5389 #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210) 5390 5391 #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300) 5392 #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304) 5393 #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308) 5394 #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c) 5395 #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310) 5396 5397 #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS) 5398 #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL) 5399 #define VLV_PIPE_PP_ON_DELAYS(pipe) \ 5400 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS) 5401 #define VLV_PIPE_PP_OFF_DELAYS(pipe) \ 5402 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS) 5403 #define VLV_PIPE_PP_DIVISOR(pipe) \ 5404 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR) 5405 5406 #define PCH_PP_STATUS 0xc7200 5407 #define PCH_PP_CONTROL 0xc7204 5408 #define PANEL_UNLOCK_REGS (0xabcd << 16) 5409 #define PANEL_UNLOCK_MASK (0xffff << 16) 5410 #define EDP_FORCE_VDD (1 << 3) 5411 #define EDP_BLC_ENABLE (1 << 2) 5412 #define PANEL_POWER_RESET (1 << 1) 5413 #define PANEL_POWER_OFF (0 << 0) 5414 #define PANEL_POWER_ON (1 << 0) 5415 #define PCH_PP_ON_DELAYS 0xc7208 5416 #define PANEL_PORT_SELECT_MASK (3 << 30) 5417 #define PANEL_PORT_SELECT_LVDS (0 << 30) 5418 #define PANEL_PORT_SELECT_DPA (1 << 30) 5419 #define PANEL_PORT_SELECT_DPC (2 << 30) 5420 #define PANEL_PORT_SELECT_DPD (3 << 30) 5421 #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000) 5422 #define PANEL_POWER_UP_DELAY_SHIFT 16 5423 #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff) 5424 #define PANEL_LIGHT_ON_DELAY_SHIFT 0 5425 5426 #define PCH_PP_OFF_DELAYS 0xc720c 5427 #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000) 5428 #define PANEL_POWER_DOWN_DELAY_SHIFT 16 5429 #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff) 5430 #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 5431 5432 #define PCH_PP_DIVISOR 0xc7210 5433 #define PP_REFERENCE_DIVIDER_MASK (0xffffff00) 5434 #define PP_REFERENCE_DIVIDER_SHIFT 8 5435 #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f) 5436 #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 5437 5438 #define PCH_DP_B 0xe4100 5439 #define PCH_DPB_AUX_CH_CTL 0xe4110 5440 #define PCH_DPB_AUX_CH_DATA1 0xe4114 5441 #define PCH_DPB_AUX_CH_DATA2 0xe4118 5442 #define PCH_DPB_AUX_CH_DATA3 0xe411c 5443 #define PCH_DPB_AUX_CH_DATA4 0xe4120 5444 #define PCH_DPB_AUX_CH_DATA5 0xe4124 5445 5446 #define PCH_DP_C 0xe4200 5447 #define PCH_DPC_AUX_CH_CTL 0xe4210 5448 #define PCH_DPC_AUX_CH_DATA1 0xe4214 5449 #define PCH_DPC_AUX_CH_DATA2 0xe4218 5450 #define PCH_DPC_AUX_CH_DATA3 0xe421c 5451 #define PCH_DPC_AUX_CH_DATA4 0xe4220 5452 #define PCH_DPC_AUX_CH_DATA5 0xe4224 5453 5454 #define PCH_DP_D 0xe4300 5455 #define PCH_DPD_AUX_CH_CTL 0xe4310 5456 #define PCH_DPD_AUX_CH_DATA1 0xe4314 5457 #define PCH_DPD_AUX_CH_DATA2 0xe4318 5458 #define PCH_DPD_AUX_CH_DATA3 0xe431c 5459 #define PCH_DPD_AUX_CH_DATA4 0xe4320 5460 #define PCH_DPD_AUX_CH_DATA5 0xe4324 5461 5462 /* CPT */ 5463 #define PORT_TRANS_A_SEL_CPT 0 5464 #define PORT_TRANS_B_SEL_CPT (1<<29) 5465 #define PORT_TRANS_C_SEL_CPT (2<<29) 5466 #define PORT_TRANS_SEL_MASK (3<<29) 5467 #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) 5468 #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) 5469 #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) 5470 #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24) 5471 #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16) 5472 5473 #define TRANS_DP_CTL_A 0xe0300 5474 #define TRANS_DP_CTL_B 0xe1300 5475 #define TRANS_DP_CTL_C 0xe2300 5476 #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B) 5477 #define TRANS_DP_OUTPUT_ENABLE (1<<31) 5478 #define TRANS_DP_PORT_SEL_B (0<<29) 5479 #define TRANS_DP_PORT_SEL_C (1<<29) 5480 #define TRANS_DP_PORT_SEL_D (2<<29) 5481 #define TRANS_DP_PORT_SEL_NONE (3<<29) 5482 #define TRANS_DP_PORT_SEL_MASK (3<<29) 5483 #define TRANS_DP_AUDIO_ONLY (1<<26) 5484 #define TRANS_DP_ENH_FRAMING (1<<18) 5485 #define TRANS_DP_8BPC (0<<9) 5486 #define TRANS_DP_10BPC (1<<9) 5487 #define TRANS_DP_6BPC (2<<9) 5488 #define TRANS_DP_12BPC (3<<9) 5489 #define TRANS_DP_BPC_MASK (3<<9) 5490 #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) 5491 #define TRANS_DP_VSYNC_ACTIVE_LOW 0 5492 #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) 5493 #define TRANS_DP_HSYNC_ACTIVE_LOW 0 5494 #define TRANS_DP_SYNC_MASK (3<<3) 5495 5496 /* SNB eDP training params */ 5497 /* SNB A-stepping */ 5498 #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) 5499 #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) 5500 #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) 5501 #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) 5502 /* SNB B-stepping */ 5503 #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) 5504 #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) 5505 #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) 5506 #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) 5507 #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) 5508 #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) 5509 5510 /* IVB */ 5511 #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) 5512 #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) 5513 #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) 5514 #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) 5515 #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) 5516 #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) 5517 #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) 5518 5519 /* legacy values */ 5520 #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) 5521 #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) 5522 #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) 5523 #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) 5524 #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) 5525 5526 #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) 5527 5528 #define VLV_PMWGICZ 0x1300a4 5529 5530 #define FORCEWAKE 0xA18C 5531 #define FORCEWAKE_VLV 0x1300b0 5532 #define FORCEWAKE_ACK_VLV 0x1300b4 5533 #define FORCEWAKE_MEDIA_VLV 0x1300b8 5534 #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc 5535 #define FORCEWAKE_ACK_HSW 0x130044 5536 #define FORCEWAKE_ACK 0x130090 5537 #define VLV_GTLC_WAKE_CTRL 0x130090 5538 #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) 5539 #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) 5540 #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) 5541 5542 #define VLV_GTLC_PW_STATUS 0x130094 5543 #define VLV_GTLC_ALLOWWAKEACK (1 << 0) 5544 #define VLV_GTLC_ALLOWWAKEERR (1 << 1) 5545 #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) 5546 #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) 5547 #define FORCEWAKE_MT 0xa188 /* multi-threaded */ 5548 #define FORCEWAKE_KERNEL 0x1 5549 #define FORCEWAKE_USER 0x2 5550 #define FORCEWAKE_MT_ACK 0x130040 5551 #define ECOBUS 0xa180 5552 #define FORCEWAKE_MT_ENABLE (1<<5) 5553 #define VLV_SPAREG2H 0xA194 5554 5555 #define GTFIFODBG 0x120000 5556 #define GT_FIFO_SBDROPERR (1<<6) 5557 #define GT_FIFO_BLOBDROPERR (1<<5) 5558 #define GT_FIFO_SB_READ_ABORTERR (1<<4) 5559 #define GT_FIFO_DROPERR (1<<3) 5560 #define GT_FIFO_OVFERR (1<<2) 5561 #define GT_FIFO_IAWRERR (1<<1) 5562 #define GT_FIFO_IARDERR (1<<0) 5563 5564 #define GTFIFOCTL 0x120008 5565 #define GT_FIFO_FREE_ENTRIES_MASK 0x7f 5566 #define GT_FIFO_NUM_RESERVED_ENTRIES 20 5567 5568 #define HSW_IDICR 0x9008 5569 #define IDIHASHMSK(x) (((x) & 0x3f) << 16) 5570 #define HSW_EDRAM_PRESENT 0x120010 5571 5572 #define GEN6_UCGCTL1 0x9400 5573 # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16) 5574 # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) 5575 # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) 5576 5577 #define GEN6_UCGCTL2 0x9404 5578 # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) 5579 # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) 5580 # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) 5581 # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) 5582 # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) 5583 5584 #define GEN6_UCGCTL3 0x9408 5585 5586 #define GEN7_UCGCTL4 0x940c 5587 #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) 5588 5589 #define GEN6_RCGCTL1 0x9410 5590 #define GEN6_RCGCTL2 0x9414 5591 #define GEN6_RSTCTL 0x9420 5592 5593 #define GEN8_UCGCTL6 0x9430 5594 #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) 5595 5596 #define GEN6_GFXPAUSE 0xA000 5597 #define GEN6_RPNSWREQ 0xA008 5598 #define GEN6_TURBO_DISABLE (1<<31) 5599 #define GEN6_FREQUENCY(x) ((x)<<25) 5600 #define HSW_FREQUENCY(x) ((x)<<24) 5601 #define GEN6_OFFSET(x) ((x)<<19) 5602 #define GEN6_AGGRESSIVE_TURBO (0<<15) 5603 #define GEN6_RC_VIDEO_FREQ 0xA00C 5604 #define GEN6_RC_CONTROL 0xA090 5605 #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) 5606 #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) 5607 #define GEN6_RC_CTL_RC6_ENABLE (1<<18) 5608 #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) 5609 #define GEN6_RC_CTL_RC7_ENABLE (1<<22) 5610 #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) 5611 #define GEN7_RC_CTL_TO_MODE (1<<28) 5612 #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) 5613 #define GEN6_RC_CTL_HW_ENABLE (1<<31) 5614 #define GEN6_RP_DOWN_TIMEOUT 0xA010 5615 #define GEN6_RP_INTERRUPT_LIMITS 0xA014 5616 #define GEN6_RPSTAT1 0xA01C 5617 #define GEN6_CAGF_SHIFT 8 5618 #define HSW_CAGF_SHIFT 7 5619 #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) 5620 #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) 5621 #define GEN6_RP_CONTROL 0xA024 5622 #define GEN6_RP_MEDIA_TURBO (1<<11) 5623 #define GEN6_RP_MEDIA_MODE_MASK (3<<9) 5624 #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) 5625 #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) 5626 #define GEN6_RP_MEDIA_HW_MODE (1<<9) 5627 #define GEN6_RP_MEDIA_SW_MODE (0<<9) 5628 #define GEN6_RP_MEDIA_IS_GFX (1<<8) 5629 #define GEN6_RP_ENABLE (1<<7) 5630 #define GEN6_RP_UP_IDLE_MIN (0x1<<3) 5631 #define GEN6_RP_UP_BUSY_AVG (0x2<<3) 5632 #define GEN6_RP_UP_BUSY_CONT (0x4<<3) 5633 #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) 5634 #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) 5635 #define GEN6_RP_UP_THRESHOLD 0xA02C 5636 #define GEN6_RP_DOWN_THRESHOLD 0xA030 5637 #define GEN6_RP_CUR_UP_EI 0xA050 5638 #define GEN6_CURICONT_MASK 0xffffff 5639 #define GEN6_RP_CUR_UP 0xA054 5640 #define GEN6_CURBSYTAVG_MASK 0xffffff 5641 #define GEN6_RP_PREV_UP 0xA058 5642 #define GEN6_RP_CUR_DOWN_EI 0xA05C 5643 #define GEN6_CURIAVG_MASK 0xffffff 5644 #define GEN6_RP_CUR_DOWN 0xA060 5645 #define GEN6_RP_PREV_DOWN 0xA064 5646 #define GEN6_RP_UP_EI 0xA068 5647 #define GEN6_RP_DOWN_EI 0xA06C 5648 #define GEN6_RP_IDLE_HYSTERSIS 0xA070 5649 #define GEN6_RPDEUHWTC 0xA080 5650 #define GEN6_RPDEUC 0xA084 5651 #define GEN6_RPDEUCSW 0xA088 5652 #define GEN6_RC_STATE 0xA094 5653 #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098 5654 #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C 5655 #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0 5656 #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8 5657 #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC 5658 #define GEN6_RC_SLEEP 0xA0B0 5659 #define GEN6_RCUBMABDTMR 0xA0B0 5660 #define GEN6_RC1e_THRESHOLD 0xA0B4 5661 #define GEN6_RC6_THRESHOLD 0xA0B8 5662 #define GEN6_RC6p_THRESHOLD 0xA0BC 5663 #define VLV_RCEDATA 0xA0BC 5664 #define GEN6_RC6pp_THRESHOLD 0xA0C0 5665 #define GEN6_PMINTRMSK 0xA168 5666 #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31) 5667 #define VLV_PWRDWNUPCTL 0xA294 5668 5669 #define GEN6_PMISR 0x44020 5670 #define GEN6_PMIMR 0x44024 /* rps_lock */ 5671 #define GEN6_PMIIR 0x44028 5672 #define GEN6_PMIER 0x4402C 5673 #define GEN6_PM_MBOX_EVENT (1<<25) 5674 #define GEN6_PM_THERMAL_EVENT (1<<24) 5675 #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) 5676 #define GEN6_PM_RP_UP_THRESHOLD (1<<5) 5677 #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) 5678 #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) 5679 #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) 5680 #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ 5681 GEN6_PM_RP_DOWN_THRESHOLD | \ 5682 GEN6_PM_RP_DOWN_TIMEOUT) 5683 5684 #define GEN7_GT_SCRATCH_BASE 0x4F100 5685 #define GEN7_GT_SCRATCH_REG_NUM 8 5686 5687 #define VLV_GTLC_SURVIVABILITY_REG 0x130098 5688 #define VLV_GFX_CLK_STATUS_BIT (1<<3) 5689 #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) 5690 5691 #define GEN6_GT_GFX_RC6_LOCKED 0x138104 5692 #define VLV_COUNTER_CONTROL 0x138104 5693 #define VLV_COUNT_RANGE_HIGH (1<<15) 5694 #define VLV_MEDIA_RC0_COUNT_EN (1<<5) 5695 #define VLV_RENDER_RC0_COUNT_EN (1<<4) 5696 #define VLV_MEDIA_RC6_COUNT_EN (1<<1) 5697 #define VLV_RENDER_RC6_COUNT_EN (1<<0) 5698 #define GEN6_GT_GFX_RC6 0x138108 5699 #define VLV_GT_RENDER_RC6 0x138108 5700 #define VLV_GT_MEDIA_RC6 0x13810C 5701 5702 #define GEN6_GT_GFX_RC6p 0x13810C 5703 #define GEN6_GT_GFX_RC6pp 0x138110 5704 #define VLV_RENDER_C0_COUNT_REG 0x138118 5705 #define VLV_MEDIA_C0_COUNT_REG 0x13811C 5706 5707 #define GEN6_PCODE_MAILBOX 0x138124 5708 #define GEN6_PCODE_READY (1<<31) 5709 #define GEN6_READ_OC_PARAMS 0xc 5710 #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 5711 #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 5712 #define GEN6_PCODE_WRITE_RC6VIDS 0x4 5713 #define GEN6_PCODE_READ_RC6VIDS 0x5 5714 #define GEN6_PCODE_READ_D_COMP 0x10 5715 #define GEN6_PCODE_WRITE_D_COMP 0x11 5716 #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) 5717 #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) 5718 #define DISPLAY_IPS_CONTROL 0x19 5719 #define GEN6_PCODE_DATA 0x138128 5720 #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 5721 #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 5722 5723 #define GEN6_GT_CORE_STATUS 0x138060 5724 #define GEN6_CORE_CPD_STATE_MASK (7<<4) 5725 #define GEN6_RCn_MASK 7 5726 #define GEN6_RC0 0 5727 #define GEN6_RC3 2 5728 #define GEN6_RC6 3 5729 #define GEN6_RC7 4 5730 5731 #define GEN7_MISCCPCTL (0x9424) 5732 #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) 5733 5734 /* IVYBRIDGE DPF */ 5735 #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */ 5736 #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */ 5737 #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) 5738 #define GEN7_PARITY_ERROR_VALID (1<<13) 5739 #define GEN7_L3CDERRST1_BANK_MASK (3<<11) 5740 #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) 5741 #define GEN7_PARITY_ERROR_ROW(reg) \ 5742 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) 5743 #define GEN7_PARITY_ERROR_BANK(reg) \ 5744 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) 5745 #define GEN7_PARITY_ERROR_SUBBANK(reg) \ 5746 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) 5747 #define GEN7_L3CDERRST1_ENABLE (1<<7) 5748 5749 #define GEN7_L3LOG_BASE 0xB070 5750 #define HSW_L3LOG_BASE_SLICE1 0xB270 5751 #define GEN7_L3LOG_SIZE 0x80 5752 5753 #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */ 5754 #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100 5755 #define GEN7_MAX_PS_THREAD_DEP (8<<12) 5756 #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) 5757 #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) 5758 5759 #define GEN8_ROW_CHICKEN 0xe4f0 5760 #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) 5761 #define STALL_DOP_GATING_DISABLE (1<<5) 5762 5763 #define GEN7_ROW_CHICKEN2 0xe4f4 5764 #define GEN7_ROW_CHICKEN2_GT2 0xf4f4 5765 #define DOP_CLOCK_GATING_DISABLE (1<<0) 5766 5767 #define HSW_ROW_CHICKEN3 0xe49c 5768 #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) 5769 5770 #define HALF_SLICE_CHICKEN3 0xe184 5771 #define HSW_SAMPLE_C_PERFORMANCE (1<<9) 5772 #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) 5773 #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) 5774 5775 #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020) 5776 #define INTEL_AUDIO_DEVCL 0x808629FB 5777 #define INTEL_AUDIO_DEVBLC 0x80862801 5778 #define INTEL_AUDIO_DEVCTG 0x80862802 5779 5780 #define G4X_AUD_CNTL_ST 0x620B4 5781 #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) 5782 #define G4X_ELDV_DEVCTG (1 << 14) 5783 #define G4X_ELD_ADDR (0xf << 5) 5784 #define G4X_ELD_ACK (1 << 4) 5785 #define G4X_HDMIW_HDMIEDID 0x6210C 5786 5787 #define IBX_HDMIW_HDMIEDID_A 0xE2050 5788 #define IBX_HDMIW_HDMIEDID_B 0xE2150 5789 #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ 5790 IBX_HDMIW_HDMIEDID_A, \ 5791 IBX_HDMIW_HDMIEDID_B) 5792 #define IBX_AUD_CNTL_ST_A 0xE20B4 5793 #define IBX_AUD_CNTL_ST_B 0xE21B4 5794 #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \ 5795 IBX_AUD_CNTL_ST_A, \ 5796 IBX_AUD_CNTL_ST_B) 5797 #define IBX_ELD_BUFFER_SIZE (0x1f << 10) 5798 #define IBX_ELD_ADDRESS (0x1f << 5) 5799 #define IBX_ELD_ACK (1 << 4) 5800 #define IBX_AUD_CNTL_ST2 0xE20C0 5801 #define IBX_ELD_VALIDB (1 << 0) 5802 #define IBX_CP_READYB (1 << 1) 5803 5804 #define CPT_HDMIW_HDMIEDID_A 0xE5050 5805 #define CPT_HDMIW_HDMIEDID_B 0xE5150 5806 #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ 5807 CPT_HDMIW_HDMIEDID_A, \ 5808 CPT_HDMIW_HDMIEDID_B) 5809 #define CPT_AUD_CNTL_ST_A 0xE50B4 5810 #define CPT_AUD_CNTL_ST_B 0xE51B4 5811 #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \ 5812 CPT_AUD_CNTL_ST_A, \ 5813 CPT_AUD_CNTL_ST_B) 5814 #define CPT_AUD_CNTRL_ST2 0xE50C0 5815 5816 #define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) 5817 #define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) 5818 #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ 5819 VLV_HDMIW_HDMIEDID_A, \ 5820 VLV_HDMIW_HDMIEDID_B) 5821 #define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) 5822 #define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) 5823 #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \ 5824 VLV_AUD_CNTL_ST_A, \ 5825 VLV_AUD_CNTL_ST_B) 5826 #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0) 5827 5828 /* These are the 4 32-bit write offset registers for each stream 5829 * output buffer. It determines the offset from the 5830 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. 5831 */ 5832 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4) 5833 5834 #define IBX_AUD_CONFIG_A 0xe2000 5835 #define IBX_AUD_CONFIG_B 0xe2100 5836 #define IBX_AUD_CFG(pipe) _PIPE(pipe, \ 5837 IBX_AUD_CONFIG_A, \ 5838 IBX_AUD_CONFIG_B) 5839 #define CPT_AUD_CONFIG_A 0xe5000 5840 #define CPT_AUD_CONFIG_B 0xe5100 5841 #define CPT_AUD_CFG(pipe) _PIPE(pipe, \ 5842 CPT_AUD_CONFIG_A, \ 5843 CPT_AUD_CONFIG_B) 5844 #define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) 5845 #define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) 5846 #define VLV_AUD_CFG(pipe) _PIPE(pipe, \ 5847 VLV_AUD_CONFIG_A, \ 5848 VLV_AUD_CONFIG_B) 5849 5850 #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) 5851 #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) 5852 #define AUD_CONFIG_UPPER_N_SHIFT 20 5853 #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20) 5854 #define AUD_CONFIG_LOWER_N_SHIFT 4 5855 #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4) 5856 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 5857 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) 5858 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) 5859 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) 5860 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) 5861 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) 5862 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) 5863 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) 5864 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) 5865 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) 5866 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) 5867 #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) 5868 #define AUD_CONFIG_DISABLE_NCTS (1 << 3) 5869 5870 /* HSW Audio */ 5871 #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */ 5872 #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */ 5873 #define HSW_AUD_CFG(pipe) _PIPE(pipe, \ 5874 HSW_AUD_CONFIG_A, \ 5875 HSW_AUD_CONFIG_B) 5876 5877 #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */ 5878 #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */ 5879 #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \ 5880 HSW_AUD_MISC_CTRL_A, \ 5881 HSW_AUD_MISC_CTRL_B) 5882 5883 #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */ 5884 #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */ 5885 #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \ 5886 HSW_AUD_DIP_ELD_CTRL_ST_A, \ 5887 HSW_AUD_DIP_ELD_CTRL_ST_B) 5888 5889 /* Audio Digital Converter */ 5890 #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */ 5891 #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */ 5892 #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \ 5893 HSW_AUD_DIG_CNVT_1, \ 5894 HSW_AUD_DIG_CNVT_2) 5895 #define DIP_PORT_SEL_MASK 0x3 5896 5897 #define HSW_AUD_EDID_DATA_A 0x65050 5898 #define HSW_AUD_EDID_DATA_B 0x65150 5899 #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \ 5900 HSW_AUD_EDID_DATA_A, \ 5901 HSW_AUD_EDID_DATA_B) 5902 5903 #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */ 5904 #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */ 5905 #define AUDIO_INACTIVE_C (1<<11) 5906 #define AUDIO_INACTIVE_B (1<<7) 5907 #define AUDIO_INACTIVE_A (1<<3) 5908 #define AUDIO_OUTPUT_ENABLE_A (1<<2) 5909 #define AUDIO_OUTPUT_ENABLE_B (1<<6) 5910 #define AUDIO_OUTPUT_ENABLE_C (1<<10) 5911 #define AUDIO_ELD_VALID_A (1<<0) 5912 #define AUDIO_ELD_VALID_B (1<<4) 5913 #define AUDIO_ELD_VALID_C (1<<8) 5914 #define AUDIO_CP_READY_A (1<<1) 5915 #define AUDIO_CP_READY_B (1<<5) 5916 #define AUDIO_CP_READY_C (1<<9) 5917 5918 /* HSW Power Wells */ 5919 #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */ 5920 #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */ 5921 #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */ 5922 #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */ 5923 #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31) 5924 #define HSW_PWR_WELL_STATE_ENABLED (1<<30) 5925 #define HSW_PWR_WELL_CTL5 0x45410 5926 #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) 5927 #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) 5928 #define HSW_PWR_WELL_FORCE_ON (1<<19) 5929 #define HSW_PWR_WELL_CTL6 0x45414 5930 5931 /* Per-pipe DDI Function Control */ 5932 #define TRANS_DDI_FUNC_CTL_A 0x60400 5933 #define TRANS_DDI_FUNC_CTL_B 0x61400 5934 #define TRANS_DDI_FUNC_CTL_C 0x62400 5935 #define TRANS_DDI_FUNC_CTL_EDP 0x6F400 5936 #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A) 5937 5938 #define TRANS_DDI_FUNC_ENABLE (1<<31) 5939 /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ 5940 #define TRANS_DDI_PORT_MASK (7<<28) 5941 #define TRANS_DDI_PORT_SHIFT 28 5942 #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) 5943 #define TRANS_DDI_PORT_NONE (0<<28) 5944 #define TRANS_DDI_MODE_SELECT_MASK (7<<24) 5945 #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) 5946 #define TRANS_DDI_MODE_SELECT_DVI (1<<24) 5947 #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) 5948 #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) 5949 #define TRANS_DDI_MODE_SELECT_FDI (4<<24) 5950 #define TRANS_DDI_BPC_MASK (7<<20) 5951 #define TRANS_DDI_BPC_8 (0<<20) 5952 #define TRANS_DDI_BPC_10 (1<<20) 5953 #define TRANS_DDI_BPC_6 (2<<20) 5954 #define TRANS_DDI_BPC_12 (3<<20) 5955 #define TRANS_DDI_PVSYNC (1<<17) 5956 #define TRANS_DDI_PHSYNC (1<<16) 5957 #define TRANS_DDI_EDP_INPUT_MASK (7<<12) 5958 #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) 5959 #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) 5960 #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) 5961 #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) 5962 #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8) 5963 #define TRANS_DDI_BFI_ENABLE (1<<4) 5964 5965 /* DisplayPort Transport Control */ 5966 #define DP_TP_CTL_A 0x64040 5967 #define DP_TP_CTL_B 0x64140 5968 #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B) 5969 #define DP_TP_CTL_ENABLE (1<<31) 5970 #define DP_TP_CTL_MODE_SST (0<<27) 5971 #define DP_TP_CTL_MODE_MST (1<<27) 5972 #define DP_TP_CTL_FORCE_ACT (1<<25) 5973 #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) 5974 #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) 5975 #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) 5976 #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) 5977 #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) 5978 #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) 5979 #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) 5980 #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) 5981 #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) 5982 5983 /* DisplayPort Transport Status */ 5984 #define DP_TP_STATUS_A 0x64044 5985 #define DP_TP_STATUS_B 0x64144 5986 #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B) 5987 #define DP_TP_STATUS_IDLE_DONE (1<<25) 5988 #define DP_TP_STATUS_ACT_SENT (1<<24) 5989 #define DP_TP_STATUS_MODE_STATUS_MST (1<<23) 5990 #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) 5991 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8) 5992 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4) 5993 #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0) 5994 5995 /* DDI Buffer Control */ 5996 #define DDI_BUF_CTL_A 0x64000 5997 #define DDI_BUF_CTL_B 0x64100 5998 #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B) 5999 #define DDI_BUF_CTL_ENABLE (1<<31) 6000 #define DDI_BUF_TRANS_SELECT(n) ((n) << 24) 6001 #define DDI_BUF_EMP_MASK (0xf<<24) 6002 #define DDI_BUF_PORT_REVERSAL (1<<16) 6003 #define DDI_BUF_IS_IDLE (1<<7) 6004 #define DDI_A_4_LANES (1<<4) 6005 #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) 6006 #define DDI_INIT_DISPLAY_DETECTED (1<<0) 6007 6008 /* DDI Buffer Translations */ 6009 #define DDI_BUF_TRANS_A 0x64E00 6010 #define DDI_BUF_TRANS_B 0x64E60 6011 #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) 6012 6013 /* Sideband Interface (SBI) is programmed indirectly, via 6014 * SBI_ADDR, which contains the register offset; and SBI_DATA, 6015 * which contains the payload */ 6016 #define SBI_ADDR 0xC6000 6017 #define SBI_DATA 0xC6004 6018 #define SBI_CTL_STAT 0xC6008 6019 #define SBI_CTL_DEST_ICLK (0x0<<16) 6020 #define SBI_CTL_DEST_MPHY (0x1<<16) 6021 #define SBI_CTL_OP_IORD (0x2<<8) 6022 #define SBI_CTL_OP_IOWR (0x3<<8) 6023 #define SBI_CTL_OP_CRRD (0x6<<8) 6024 #define SBI_CTL_OP_CRWR (0x7<<8) 6025 #define SBI_RESPONSE_FAIL (0x1<<1) 6026 #define SBI_RESPONSE_SUCCESS (0x0<<1) 6027 #define SBI_BUSY (0x1<<0) 6028 #define SBI_READY (0x0<<0) 6029 6030 /* SBI offsets */ 6031 #define SBI_SSCDIVINTPHASE6 0x0600 6032 #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1) 6033 #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) 6034 #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8) 6035 #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) 6036 #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) 6037 #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) 6038 #define SBI_SSCCTL 0x020c 6039 #define SBI_SSCCTL6 0x060C 6040 #define SBI_SSCCTL_PATHALT (1<<3) 6041 #define SBI_SSCCTL_DISABLE (1<<0) 6042 #define SBI_SSCAUXDIV6 0x0610 6043 #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) 6044 #define SBI_DBUFF0 0x2a00 6045 #define SBI_GEN0 0x1f00 6046 #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) 6047 6048 /* LPT PIXCLK_GATE */ 6049 #define PIXCLK_GATE 0xC6020 6050 #define PIXCLK_GATE_UNGATE (1<<0) 6051 #define PIXCLK_GATE_GATE (0<<0) 6052 6053 /* SPLL */ 6054 #define SPLL_CTL 0x46020 6055 #define SPLL_PLL_ENABLE (1<<31) 6056 #define SPLL_PLL_SSC (1<<28) 6057 #define SPLL_PLL_NON_SSC (2<<28) 6058 #define SPLL_PLL_LCPLL (3<<28) 6059 #define SPLL_PLL_REF_MASK (3<<28) 6060 #define SPLL_PLL_FREQ_810MHz (0<<26) 6061 #define SPLL_PLL_FREQ_1350MHz (1<<26) 6062 #define SPLL_PLL_FREQ_2700MHz (2<<26) 6063 #define SPLL_PLL_FREQ_MASK (3<<26) 6064 6065 /* WRPLL */ 6066 #define WRPLL_CTL1 0x46040 6067 #define WRPLL_CTL2 0x46060 6068 #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2) 6069 #define WRPLL_PLL_ENABLE (1<<31) 6070 #define WRPLL_PLL_SSC (1<<28) 6071 #define WRPLL_PLL_NON_SSC (2<<28) 6072 #define WRPLL_PLL_LCPLL (3<<28) 6073 #define WRPLL_PLL_REF_MASK (3<<28) 6074 /* WRPLL divider programming */ 6075 #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) 6076 #define WRPLL_DIVIDER_REF_MASK (0xff) 6077 #define WRPLL_DIVIDER_POST(x) ((x)<<8) 6078 #define WRPLL_DIVIDER_POST_MASK (0x3f<<8) 6079 #define WRPLL_DIVIDER_POST_SHIFT 8 6080 #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) 6081 #define WRPLL_DIVIDER_FB_SHIFT 16 6082 #define WRPLL_DIVIDER_FB_MASK (0xff<<16) 6083 6084 /* Port clock selection */ 6085 #define PORT_CLK_SEL_A 0x46100 6086 #define PORT_CLK_SEL_B 0x46104 6087 #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B) 6088 #define PORT_CLK_SEL_LCPLL_2700 (0<<29) 6089 #define PORT_CLK_SEL_LCPLL_1350 (1<<29) 6090 #define PORT_CLK_SEL_LCPLL_810 (2<<29) 6091 #define PORT_CLK_SEL_SPLL (3<<29) 6092 #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29) 6093 #define PORT_CLK_SEL_WRPLL1 (4<<29) 6094 #define PORT_CLK_SEL_WRPLL2 (5<<29) 6095 #define PORT_CLK_SEL_NONE (7<<29) 6096 #define PORT_CLK_SEL_MASK (7<<29) 6097 6098 /* Transcoder clock selection */ 6099 #define TRANS_CLK_SEL_A 0x46140 6100 #define TRANS_CLK_SEL_B 0x46144 6101 #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B) 6102 /* For each transcoder, we need to select the corresponding port clock */ 6103 #define TRANS_CLK_SEL_DISABLED (0x0<<29) 6104 #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29) 6105 6106 #define TRANSA_MSA_MISC 0x60410 6107 #define TRANSB_MSA_MISC 0x61410 6108 #define TRANSC_MSA_MISC 0x62410 6109 #define TRANS_EDP_MSA_MISC 0x6f410 6110 #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC) 6111 6112 #define TRANS_MSA_SYNC_CLK (1<<0) 6113 #define TRANS_MSA_6_BPC (0<<5) 6114 #define TRANS_MSA_8_BPC (1<<5) 6115 #define TRANS_MSA_10_BPC (2<<5) 6116 #define TRANS_MSA_12_BPC (3<<5) 6117 #define TRANS_MSA_16_BPC (4<<5) 6118 6119 /* LCPLL Control */ 6120 #define LCPLL_CTL 0x130040 6121 #define LCPLL_PLL_DISABLE (1<<31) 6122 #define LCPLL_PLL_LOCK (1<<30) 6123 #define LCPLL_CLK_FREQ_MASK (3<<26) 6124 #define LCPLL_CLK_FREQ_450 (0<<26) 6125 #define LCPLL_CLK_FREQ_54O_BDW (1<<26) 6126 #define LCPLL_CLK_FREQ_337_5_BDW (2<<26) 6127 #define LCPLL_CLK_FREQ_675_BDW (3<<26) 6128 #define LCPLL_CD_CLOCK_DISABLE (1<<25) 6129 #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) 6130 #define LCPLL_POWER_DOWN_ALLOW (1<<22) 6131 #define LCPLL_CD_SOURCE_FCLK (1<<21) 6132 #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) 6133 6134 /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register, 6135 * since on HSW we can't write to it using I915_WRITE. */ 6136 #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C) 6137 #define D_COMP_BDW 0x138144 6138 #define D_COMP_RCOMP_IN_PROGRESS (1<<9) 6139 #define D_COMP_COMP_FORCE (1<<8) 6140 #define D_COMP_COMP_DISABLE (1<<0) 6141 6142 /* Pipe WM_LINETIME - watermark line time */ 6143 #define PIPE_WM_LINETIME_A 0x45270 6144 #define PIPE_WM_LINETIME_B 0x45274 6145 #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \ 6146 PIPE_WM_LINETIME_B) 6147 #define PIPE_WM_LINETIME_MASK (0x1ff) 6148 #define PIPE_WM_LINETIME_TIME(x) ((x)) 6149 #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) 6150 #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) 6151 6152 /* SFUSE_STRAP */ 6153 #define SFUSE_STRAP 0xc2014 6154 #define SFUSE_STRAP_FUSE_LOCK (1<<13) 6155 #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) 6156 #define SFUSE_STRAP_DDIB_DETECTED (1<<2) 6157 #define SFUSE_STRAP_DDIC_DETECTED (1<<1) 6158 #define SFUSE_STRAP_DDID_DETECTED (1<<0) 6159 6160 #define WM_MISC 0x45260 6161 #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) 6162 6163 #define WM_DBG 0x45280 6164 #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) 6165 #define WM_DBG_DISALLOW_MAXFIFO (1<<1) 6166 #define WM_DBG_DISALLOW_SPRITE (1<<2) 6167 6168 /* pipe CSC */ 6169 #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 6170 #define _PIPE_A_CSC_COEFF_BY 0x49014 6171 #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 6172 #define _PIPE_A_CSC_COEFF_BU 0x4901c 6173 #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 6174 #define _PIPE_A_CSC_COEFF_BV 0x49024 6175 #define _PIPE_A_CSC_MODE 0x49028 6176 #define CSC_BLACK_SCREEN_OFFSET (1 << 2) 6177 #define CSC_POSITION_BEFORE_GAMMA (1 << 1) 6178 #define CSC_MODE_YUV_TO_RGB (1 << 0) 6179 #define _PIPE_A_CSC_PREOFF_HI 0x49030 6180 #define _PIPE_A_CSC_PREOFF_ME 0x49034 6181 #define _PIPE_A_CSC_PREOFF_LO 0x49038 6182 #define _PIPE_A_CSC_POSTOFF_HI 0x49040 6183 #define _PIPE_A_CSC_POSTOFF_ME 0x49044 6184 #define _PIPE_A_CSC_POSTOFF_LO 0x49048 6185 6186 #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 6187 #define _PIPE_B_CSC_COEFF_BY 0x49114 6188 #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 6189 #define _PIPE_B_CSC_COEFF_BU 0x4911c 6190 #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 6191 #define _PIPE_B_CSC_COEFF_BV 0x49124 6192 #define _PIPE_B_CSC_MODE 0x49128 6193 #define _PIPE_B_CSC_PREOFF_HI 0x49130 6194 #define _PIPE_B_CSC_PREOFF_ME 0x49134 6195 #define _PIPE_B_CSC_PREOFF_LO 0x49138 6196 #define _PIPE_B_CSC_POSTOFF_HI 0x49140 6197 #define _PIPE_B_CSC_POSTOFF_ME 0x49144 6198 #define _PIPE_B_CSC_POSTOFF_LO 0x49148 6199 6200 #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) 6201 #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) 6202 #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) 6203 #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) 6204 #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) 6205 #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) 6206 #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) 6207 #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) 6208 #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) 6209 #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) 6210 #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) 6211 #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) 6212 #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) 6213 6214 /* VLV MIPI registers */ 6215 6216 #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) 6217 #define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) 6218 #define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \ 6219 _MIPIB_PORT_CTRL) 6220 #define DPI_ENABLE (1 << 31) /* A + B */ 6221 #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 6222 #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) 6223 #define DUAL_LINK_MODE_MASK (1 << 26) 6224 #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) 6225 #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) 6226 #define DITHERING_ENABLE (1 << 25) /* A + B */ 6227 #define FLOPPED_HSTX (1 << 23) 6228 #define DE_INVERT (1 << 19) /* XXX */ 6229 #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 6230 #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) 6231 #define AFE_LATCHOUT (1 << 17) 6232 #define LP_OUTPUT_HOLD (1 << 16) 6233 #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 6234 #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) 6235 #define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11 6236 #define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) 6237 #define CSB_SHIFT 9 6238 #define CSB_MASK (3 << 9) 6239 #define CSB_20MHZ (0 << 9) 6240 #define CSB_10MHZ (1 << 9) 6241 #define CSB_40MHZ (2 << 9) 6242 #define BANDGAP_MASK (1 << 8) 6243 #define BANDGAP_PNW_CIRCUIT (0 << 8) 6244 #define BANDGAP_LNC_CIRCUIT (1 << 8) 6245 #define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 6246 #define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) 6247 #define TEARING_EFFECT_DELAY (1 << 4) /* A + B */ 6248 #define TEARING_EFFECT_SHIFT 2 /* A + B */ 6249 #define TEARING_EFFECT_MASK (3 << 2) 6250 #define TEARING_EFFECT_OFF (0 << 2) 6251 #define TEARING_EFFECT_DSI (1 << 2) 6252 #define TEARING_EFFECT_GPIO (2 << 2) 6253 #define LANE_CONFIGURATION_SHIFT 0 6254 #define LANE_CONFIGURATION_MASK (3 << 0) 6255 #define LANE_CONFIGURATION_4LANE (0 << 0) 6256 #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) 6257 #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) 6258 6259 #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) 6260 #define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) 6261 #define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \ 6262 _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL) 6263 #define TEARING_EFFECT_DELAY_SHIFT 0 6264 #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) 6265 6266 /* XXX: all bits reserved */ 6267 #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) 6268 6269 /* MIPI DSI Controller and D-PHY registers */ 6270 6271 #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000) 6272 #define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800) 6273 #define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \ 6274 _MIPIB_DEVICE_READY) 6275 #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ 6276 #define ULPS_STATE_MASK (3 << 1) 6277 #define ULPS_STATE_ENTER (2 << 1) 6278 #define ULPS_STATE_EXIT (1 << 1) 6279 #define ULPS_STATE_NORMAL_OPERATION (0 << 1) 6280 #define DEVICE_READY (1 << 0) 6281 6282 #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004) 6283 #define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804) 6284 #define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \ 6285 _MIPIB_INTR_STAT) 6286 #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008) 6287 #define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808) 6288 #define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \ 6289 _MIPIB_INTR_EN) 6290 #define TEARING_EFFECT (1 << 31) 6291 #define SPL_PKT_SENT_INTERRUPT (1 << 30) 6292 #define GEN_READ_DATA_AVAIL (1 << 29) 6293 #define LP_GENERIC_WR_FIFO_FULL (1 << 28) 6294 #define HS_GENERIC_WR_FIFO_FULL (1 << 27) 6295 #define RX_PROT_VIOLATION (1 << 26) 6296 #define RX_INVALID_TX_LENGTH (1 << 25) 6297 #define ACK_WITH_NO_ERROR (1 << 24) 6298 #define TURN_AROUND_ACK_TIMEOUT (1 << 23) 6299 #define LP_RX_TIMEOUT (1 << 22) 6300 #define HS_TX_TIMEOUT (1 << 21) 6301 #define DPI_FIFO_UNDERRUN (1 << 20) 6302 #define LOW_CONTENTION (1 << 19) 6303 #define HIGH_CONTENTION (1 << 18) 6304 #define TXDSI_VC_ID_INVALID (1 << 17) 6305 #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) 6306 #define TXCHECKSUM_ERROR (1 << 15) 6307 #define TXECC_MULTIBIT_ERROR (1 << 14) 6308 #define TXECC_SINGLE_BIT_ERROR (1 << 13) 6309 #define TXFALSE_CONTROL_ERROR (1 << 12) 6310 #define RXDSI_VC_ID_INVALID (1 << 11) 6311 #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) 6312 #define RXCHECKSUM_ERROR (1 << 9) 6313 #define RXECC_MULTIBIT_ERROR (1 << 8) 6314 #define RXECC_SINGLE_BIT_ERROR (1 << 7) 6315 #define RXFALSE_CONTROL_ERROR (1 << 6) 6316 #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) 6317 #define RX_LP_TX_SYNC_ERROR (1 << 4) 6318 #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) 6319 #define RXEOT_SYNC_ERROR (1 << 2) 6320 #define RXSOT_SYNC_ERROR (1 << 1) 6321 #define RXSOT_ERROR (1 << 0) 6322 6323 #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c) 6324 #define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c) 6325 #define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \ 6326 _MIPIB_DSI_FUNC_PRG) 6327 #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) 6328 #define CMD_MODE_NOT_SUPPORTED (0 << 13) 6329 #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) 6330 #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) 6331 #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) 6332 #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) 6333 #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) 6334 #define VID_MODE_FORMAT_MASK (0xf << 7) 6335 #define VID_MODE_NOT_SUPPORTED (0 << 7) 6336 #define VID_MODE_FORMAT_RGB565 (1 << 7) 6337 #define VID_MODE_FORMAT_RGB666 (2 << 7) 6338 #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7) 6339 #define VID_MODE_FORMAT_RGB888 (4 << 7) 6340 #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 6341 #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) 6342 #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 6343 #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) 6344 #define DATA_LANES_PRG_REG_SHIFT 0 6345 #define DATA_LANES_PRG_REG_MASK (7 << 0) 6346 6347 #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010) 6348 #define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810) 6349 #define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \ 6350 _MIPIB_HS_TX_TIMEOUT) 6351 #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff 6352 6353 #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014) 6354 #define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814) 6355 #define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \ 6356 _MIPIB_LP_RX_TIMEOUT) 6357 #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff 6358 6359 #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018) 6360 #define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818) 6361 #define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \ 6362 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT) 6363 #define TURN_AROUND_TIMEOUT_MASK 0x3f 6364 6365 #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c) 6366 #define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c) 6367 #define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \ 6368 _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER) 6369 #define DEVICE_RESET_TIMER_MASK 0xffff 6370 6371 #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020) 6372 #define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820) 6373 #define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \ 6374 _MIPIB_DPI_RESOLUTION) 6375 #define VERTICAL_ADDRESS_SHIFT 16 6376 #define VERTICAL_ADDRESS_MASK (0xffff << 16) 6377 #define HORIZONTAL_ADDRESS_SHIFT 0 6378 #define HORIZONTAL_ADDRESS_MASK 0xffff 6379 6380 #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024) 6381 #define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824) 6382 #define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \ 6383 _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE) 6384 #define DBI_FIFO_EMPTY_HALF (0 << 0) 6385 #define DBI_FIFO_EMPTY_QUARTER (1 << 0) 6386 #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) 6387 6388 /* regs below are bits 15:0 */ 6389 #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028) 6390 #define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828) 6391 #define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \ 6392 _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT) 6393 6394 #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c) 6395 #define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c) 6396 #define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \ 6397 _MIPIB_HBP_COUNT) 6398 6399 #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030) 6400 #define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830) 6401 #define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \ 6402 _MIPIB_HFP_COUNT) 6403 6404 #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034) 6405 #define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834) 6406 #define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \ 6407 _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT) 6408 6409 #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038) 6410 #define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838) 6411 #define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \ 6412 _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT) 6413 6414 #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c) 6415 #define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c) 6416 #define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \ 6417 _MIPIB_VBP_COUNT) 6418 6419 #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040) 6420 #define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840) 6421 #define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \ 6422 _MIPIB_VFP_COUNT) 6423 6424 #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044) 6425 #define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844) 6426 #define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \ 6427 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT) 6428 6429 /* regs above are bits 15:0 */ 6430 6431 #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048) 6432 #define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848) 6433 #define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \ 6434 _MIPIB_DPI_CONTROL) 6435 #define DPI_LP_MODE (1 << 6) 6436 #define BACKLIGHT_OFF (1 << 5) 6437 #define BACKLIGHT_ON (1 << 4) 6438 #define COLOR_MODE_OFF (1 << 3) 6439 #define COLOR_MODE_ON (1 << 2) 6440 #define TURN_ON (1 << 1) 6441 #define SHUTDOWN (1 << 0) 6442 6443 #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c) 6444 #define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c) 6445 #define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \ 6446 _MIPIB_DPI_DATA) 6447 #define COMMAND_BYTE_SHIFT 0 6448 #define COMMAND_BYTE_MASK (0x3f << 0) 6449 6450 #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050) 6451 #define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850) 6452 #define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \ 6453 _MIPIB_INIT_COUNT) 6454 #define MASTER_INIT_TIMER_SHIFT 0 6455 #define MASTER_INIT_TIMER_MASK (0xffff << 0) 6456 6457 #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054) 6458 #define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854) 6459 #define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \ 6460 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE) 6461 #define MAX_RETURN_PKT_SIZE_SHIFT 0 6462 #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) 6463 6464 #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058) 6465 #define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858) 6466 #define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \ 6467 _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT) 6468 #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) 6469 #define DISABLE_VIDEO_BTA (1 << 3) 6470 #define IP_TG_CONFIG (1 << 2) 6471 #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) 6472 #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) 6473 #define VIDEO_MODE_BURST (3 << 0) 6474 6475 #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c) 6476 #define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c) 6477 #define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \ 6478 _MIPIB_EOT_DISABLE) 6479 #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) 6480 #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) 6481 #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) 6482 #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) 6483 #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) 6484 #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) 6485 #define CLOCKSTOP (1 << 1) 6486 #define EOT_DISABLE (1 << 0) 6487 6488 #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060) 6489 #define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860) 6490 #define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \ 6491 _MIPIB_LP_BYTECLK) 6492 #define LP_BYTECLK_SHIFT 0 6493 #define LP_BYTECLK_MASK (0xffff << 0) 6494 6495 /* bits 31:0 */ 6496 #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064) 6497 #define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864) 6498 #define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \ 6499 _MIPIB_LP_GEN_DATA) 6500 6501 /* bits 31:0 */ 6502 #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068) 6503 #define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868) 6504 #define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \ 6505 _MIPIB_HS_GEN_DATA) 6506 6507 #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c) 6508 #define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c) 6509 #define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \ 6510 _MIPIB_LP_GEN_CTRL) 6511 #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070) 6512 #define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870) 6513 #define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \ 6514 _MIPIB_HS_GEN_CTRL) 6515 #define LONG_PACKET_WORD_COUNT_SHIFT 8 6516 #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) 6517 #define SHORT_PACKET_PARAM_SHIFT 8 6518 #define SHORT_PACKET_PARAM_MASK (0xffff << 8) 6519 #define VIRTUAL_CHANNEL_SHIFT 6 6520 #define VIRTUAL_CHANNEL_MASK (3 << 6) 6521 #define DATA_TYPE_SHIFT 0 6522 #define DATA_TYPE_MASK (3f << 0) 6523 /* data type values, see include/video/mipi_display.h */ 6524 6525 #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074) 6526 #define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874) 6527 #define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \ 6528 _MIPIB_GEN_FIFO_STAT) 6529 #define DPI_FIFO_EMPTY (1 << 28) 6530 #define DBI_FIFO_EMPTY (1 << 27) 6531 #define LP_CTRL_FIFO_EMPTY (1 << 26) 6532 #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) 6533 #define LP_CTRL_FIFO_FULL (1 << 24) 6534 #define HS_CTRL_FIFO_EMPTY (1 << 18) 6535 #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) 6536 #define HS_CTRL_FIFO_FULL (1 << 16) 6537 #define LP_DATA_FIFO_EMPTY (1 << 10) 6538 #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) 6539 #define LP_DATA_FIFO_FULL (1 << 8) 6540 #define HS_DATA_FIFO_EMPTY (1 << 2) 6541 #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) 6542 #define HS_DATA_FIFO_FULL (1 << 0) 6543 6544 #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078) 6545 #define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878) 6546 #define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \ 6547 _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE) 6548 #define DBI_HS_LP_MODE_MASK (1 << 0) 6549 #define DBI_LP_MODE (1 << 0) 6550 #define DBI_HS_MODE (0 << 0) 6551 6552 #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080) 6553 #define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880) 6554 #define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \ 6555 _MIPIB_DPHY_PARAM) 6556 #define EXIT_ZERO_COUNT_SHIFT 24 6557 #define EXIT_ZERO_COUNT_MASK (0x3f << 24) 6558 #define TRAIL_COUNT_SHIFT 16 6559 #define TRAIL_COUNT_MASK (0x1f << 16) 6560 #define CLK_ZERO_COUNT_SHIFT 8 6561 #define CLK_ZERO_COUNT_MASK (0xff << 8) 6562 #define PREPARE_COUNT_SHIFT 0 6563 #define PREPARE_COUNT_MASK (0x3f << 0) 6564 6565 /* bits 31:0 */ 6566 #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084) 6567 #define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884) 6568 #define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \ 6569 _MIPIB_DBI_BW_CTRL) 6570 6571 #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \ 6572 + 0xb088) 6573 #define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \ 6574 + 0xb888) 6575 #define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \ 6576 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT) 6577 #define LP_HS_SSW_CNT_SHIFT 16 6578 #define LP_HS_SSW_CNT_MASK (0xffff << 16) 6579 #define HS_LP_PWR_SW_CNT_SHIFT 0 6580 #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) 6581 6582 #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c) 6583 #define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c) 6584 #define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \ 6585 _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL) 6586 #define STOP_STATE_STALL_COUNTER_SHIFT 0 6587 #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) 6588 6589 #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090) 6590 #define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890) 6591 #define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \ 6592 _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1) 6593 #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094) 6594 #define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894) 6595 #define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \ 6596 _MIPIB_INTR_EN_REG_1) 6597 #define RX_CONTENTION_DETECTED (1 << 0) 6598 6599 /* XXX: only pipe A ?!? */ 6600 #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100) 6601 #define DBI_TYPEC_ENABLE (1 << 31) 6602 #define DBI_TYPEC_WIP (1 << 30) 6603 #define DBI_TYPEC_OPTION_SHIFT 28 6604 #define DBI_TYPEC_OPTION_MASK (3 << 28) 6605 #define DBI_TYPEC_FREQ_SHIFT 24 6606 #define DBI_TYPEC_FREQ_MASK (0xf << 24) 6607 #define DBI_TYPEC_OVERRIDE (1 << 8) 6608 #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 6609 #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) 6610 6611 6612 /* MIPI adapter registers */ 6613 6614 #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104) 6615 #define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904) 6616 #define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \ 6617 _MIPIB_CTRL) 6618 #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ 6619 #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) 6620 #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) 6621 #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) 6622 #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) 6623 #define READ_REQUEST_PRIORITY_SHIFT 3 6624 #define READ_REQUEST_PRIORITY_MASK (3 << 3) 6625 #define READ_REQUEST_PRIORITY_LOW (0 << 3) 6626 #define READ_REQUEST_PRIORITY_HIGH (3 << 3) 6627 #define RGB_FLIP_TO_BGR (1 << 2) 6628 6629 #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108) 6630 #define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908) 6631 #define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \ 6632 _MIPIB_DATA_ADDRESS) 6633 #define DATA_MEM_ADDRESS_SHIFT 5 6634 #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) 6635 #define DATA_VALID (1 << 0) 6636 6637 #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c) 6638 #define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c) 6639 #define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \ 6640 _MIPIB_DATA_LENGTH) 6641 #define DATA_LENGTH_SHIFT 0 6642 #define DATA_LENGTH_MASK (0xfffff << 0) 6643 6644 #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110) 6645 #define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910) 6646 #define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \ 6647 _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS) 6648 #define COMMAND_MEM_ADDRESS_SHIFT 5 6649 #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) 6650 #define AUTO_PWG_ENABLE (1 << 2) 6651 #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) 6652 #define COMMAND_VALID (1 << 0) 6653 6654 #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114) 6655 #define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914) 6656 #define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \ 6657 _MIPIB_COMMAND_LENGTH) 6658 #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ 6659 #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) 6660 6661 #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118) 6662 #define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918) 6663 #define MIPI_READ_DATA_RETURN(tc, n) \ 6664 (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \ 6665 + 4 * (n)) /* n: 0...7 */ 6666 6667 #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138) 6668 #define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938) 6669 #define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \ 6670 _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID) 6671 #define READ_DATA_VALID(n) (1 << (n)) 6672 6673 /* For UMS only (deprecated): */ 6674 #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) 6675 #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) 6676 6677 #endif /* _I915_REG_H_ */ 6678