• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (C) 2012 - Virtual Open Systems and Columbia University
3  * Author: Christoffer Dall <c.dall@virtualopensystems.com>
4  *
5  * This program is free software; you can redistribute it and/or modify
6  * it under the terms of the GNU General Public License, version 2, as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful,
10  * but WITHOUT ANY WARRANTY; without even the implied warranty of
11  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
12  * GNU General Public License for more details.
13  *
14  * You should have received a copy of the GNU General Public License
15  * along with this program; if not, write to the Free Software
16  * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA  02110-1301, USA.
17  */
18 
19 #ifndef __ARM_KVM_ARM_H__
20 #define __ARM_KVM_ARM_H__
21 
22 #include <linux/types.h>
23 
24 /* Hyp Configuration Register (HCR) bits */
25 #define HCR_TGE		(1 << 27)
26 #define HCR_TVM		(1 << 26)
27 #define HCR_TTLB	(1 << 25)
28 #define HCR_TPU		(1 << 24)
29 #define HCR_TPC		(1 << 23)
30 #define HCR_TSW		(1 << 22)
31 #define HCR_TAC		(1 << 21)
32 #define HCR_TIDCP	(1 << 20)
33 #define HCR_TSC		(1 << 19)
34 #define HCR_TID3	(1 << 18)
35 #define HCR_TID2	(1 << 17)
36 #define HCR_TID1	(1 << 16)
37 #define HCR_TID0	(1 << 15)
38 #define HCR_TWE		(1 << 14)
39 #define HCR_TWI		(1 << 13)
40 #define HCR_DC		(1 << 12)
41 #define HCR_BSU		(3 << 10)
42 #define HCR_BSU_IS	(1 << 10)
43 #define HCR_FB		(1 << 9)
44 #define HCR_VA		(1 << 8)
45 #define HCR_VI		(1 << 7)
46 #define HCR_VF		(1 << 6)
47 #define HCR_AMO		(1 << 5)
48 #define HCR_IMO		(1 << 4)
49 #define HCR_FMO		(1 << 3)
50 #define HCR_PTW		(1 << 2)
51 #define HCR_SWIO	(1 << 1)
52 #define HCR_VM		1
53 
54 /*
55  * The bits we set in HCR:
56  * TAC:		Trap ACTLR
57  * TSC:		Trap SMC
58  * TVM:		Trap VM ops (until MMU and caches are on)
59  * TSW:		Trap cache operations by set/way
60  * TWI:		Trap WFI
61  * TWE:		Trap WFE
62  * TIDCP:	Trap L2CTLR/L2ECTLR
63  * BSU_IS:	Upgrade barriers to the inner shareable domain
64  * FB:		Force broadcast of all maintainance operations
65  * AMO:		Override CPSR.A and enable signaling with VA
66  * IMO:		Override CPSR.I and enable signaling with VI
67  * FMO:		Override CPSR.F and enable signaling with VF
68  * SWIO:	Turn set/way invalidates into set/way clean+invalidate
69  */
70 #define HCR_GUEST_MASK (HCR_TSC | HCR_TSW | HCR_TWI | HCR_VM | HCR_BSU_IS | \
71 			HCR_FB | HCR_TAC | HCR_AMO | HCR_IMO | HCR_FMO | \
72 			HCR_TVM | HCR_TWE | HCR_SWIO | HCR_TIDCP)
73 
74 /* System Control Register (SCTLR) bits */
75 #define SCTLR_TE	(1 << 30)
76 #define SCTLR_EE	(1 << 25)
77 #define SCTLR_V		(1 << 13)
78 
79 /* Hyp System Control Register (HSCTLR) bits */
80 #define HSCTLR_TE	(1 << 30)
81 #define HSCTLR_EE	(1 << 25)
82 #define HSCTLR_FI	(1 << 21)
83 #define HSCTLR_WXN	(1 << 19)
84 #define HSCTLR_I	(1 << 12)
85 #define HSCTLR_C	(1 << 2)
86 #define HSCTLR_A	(1 << 1)
87 #define HSCTLR_M	1
88 #define HSCTLR_MASK	(HSCTLR_M | HSCTLR_A | HSCTLR_C | HSCTLR_I | \
89 			 HSCTLR_WXN | HSCTLR_FI | HSCTLR_EE | HSCTLR_TE)
90 
91 /* TTBCR and HTCR Registers bits */
92 #define TTBCR_EAE	(1 << 31)
93 #define TTBCR_IMP	(1 << 30)
94 #define TTBCR_SH1	(3 << 28)
95 #define TTBCR_ORGN1	(3 << 26)
96 #define TTBCR_IRGN1	(3 << 24)
97 #define TTBCR_EPD1	(1 << 23)
98 #define TTBCR_A1	(1 << 22)
99 #define TTBCR_T1SZ	(7 << 16)
100 #define TTBCR_SH0	(3 << 12)
101 #define TTBCR_ORGN0	(3 << 10)
102 #define TTBCR_IRGN0	(3 << 8)
103 #define TTBCR_EPD0	(1 << 7)
104 #define TTBCR_T0SZ	(7 << 0)
105 #define HTCR_MASK	(TTBCR_T0SZ | TTBCR_IRGN0 | TTBCR_ORGN0 | TTBCR_SH0)
106 
107 /* Hyp System Trap Register */
108 #define HSTR_T(x)	(1 << x)
109 #define HSTR_TTEE	(1 << 16)
110 #define HSTR_TJDBX	(1 << 17)
111 
112 /* Hyp Coprocessor Trap Register */
113 #define HCPTR_TCP(x)	(1 << x)
114 #define HCPTR_TCP_MASK	(0x3fff)
115 #define HCPTR_TASE	(1 << 15)
116 #define HCPTR_TTA	(1 << 20)
117 #define HCPTR_TCPAC	(1 << 31)
118 
119 /* Hyp Debug Configuration Register bits */
120 #define HDCR_TDRA	(1 << 11)
121 #define HDCR_TDOSA	(1 << 10)
122 #define HDCR_TDA	(1 << 9)
123 #define HDCR_TDE	(1 << 8)
124 #define HDCR_HPME	(1 << 7)
125 #define HDCR_TPM	(1 << 6)
126 #define HDCR_TPMCR	(1 << 5)
127 #define HDCR_HPMN_MASK	(0x1F)
128 
129 /*
130  * The architecture supports 40-bit IPA as input to the 2nd stage translations
131  * and PTRS_PER_S2_PGD becomes 1024, because each entry covers 1GB of address
132  * space.
133  */
134 #define KVM_PHYS_SHIFT	(40)
135 #define KVM_PHYS_SIZE	(1ULL << KVM_PHYS_SHIFT)
136 #define KVM_PHYS_MASK	(KVM_PHYS_SIZE - 1ULL)
137 #define PTRS_PER_S2_PGD	(1ULL << (KVM_PHYS_SHIFT - 30))
138 #define S2_PGD_ORDER	get_order(PTRS_PER_S2_PGD * sizeof(pgd_t))
139 
140 /* Virtualization Translation Control Register (VTCR) bits */
141 #define VTCR_SH0	(3 << 12)
142 #define VTCR_ORGN0	(3 << 10)
143 #define VTCR_IRGN0	(3 << 8)
144 #define VTCR_SL0	(3 << 6)
145 #define VTCR_S		(1 << 4)
146 #define VTCR_T0SZ	(0xf)
147 #define VTCR_MASK	(VTCR_SH0 | VTCR_ORGN0 | VTCR_IRGN0 | VTCR_SL0 | \
148 			 VTCR_S | VTCR_T0SZ)
149 #define VTCR_HTCR_SH	(VTCR_SH0 | VTCR_ORGN0 | VTCR_IRGN0)
150 #define VTCR_SL_L2	(0 << 6)	/* Starting-level: 2 */
151 #define VTCR_SL_L1	(1 << 6)	/* Starting-level: 1 */
152 #define KVM_VTCR_SL0	VTCR_SL_L1
153 /* stage-2 input address range defined as 2^(32-T0SZ) */
154 #define KVM_T0SZ	(32 - KVM_PHYS_SHIFT)
155 #define KVM_VTCR_T0SZ	(KVM_T0SZ & VTCR_T0SZ)
156 #define KVM_VTCR_S	((KVM_VTCR_T0SZ << 1) & VTCR_S)
157 
158 /* Virtualization Translation Table Base Register (VTTBR) bits */
159 #if KVM_VTCR_SL0 == VTCR_SL_L2	/* see ARM DDI 0406C: B4-1720 */
160 #define VTTBR_X		(14 - KVM_T0SZ)
161 #else
162 #define VTTBR_X		(5 - KVM_T0SZ)
163 #endif
164 #define VTTBR_BADDR_MASK  (((1LLU << (40 - VTTBR_X)) - 1) << VTTBR_X)
165 #define VTTBR_VMID_SHIFT  (48LLU)
166 #define VTTBR_VMID_MASK	  (0xffLLU << VTTBR_VMID_SHIFT)
167 
168 /* Hyp Syndrome Register (HSR) bits */
169 #define HSR_EC_SHIFT	(26)
170 #define HSR_EC		(0x3fU << HSR_EC_SHIFT)
171 #define HSR_IL		(1U << 25)
172 #define HSR_ISS		(HSR_IL - 1)
173 #define HSR_ISV_SHIFT	(24)
174 #define HSR_ISV		(1U << HSR_ISV_SHIFT)
175 #define HSR_SRT_SHIFT	(16)
176 #define HSR_SRT_MASK	(0xf << HSR_SRT_SHIFT)
177 #define HSR_FSC		(0x3f)
178 #define HSR_FSC_TYPE	(0x3c)
179 #define HSR_SSE		(1 << 21)
180 #define HSR_WNR		(1 << 6)
181 #define HSR_CV_SHIFT	(24)
182 #define HSR_CV		(1U << HSR_CV_SHIFT)
183 #define HSR_COND_SHIFT	(20)
184 #define HSR_COND	(0xfU << HSR_COND_SHIFT)
185 
186 #define FSC_FAULT	(0x04)
187 #define FSC_PERM	(0x0c)
188 
189 /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
190 #define HPFAR_MASK	(~0xf)
191 
192 #define HSR_EC_UNKNOWN	(0x00)
193 #define HSR_EC_WFI	(0x01)
194 #define HSR_EC_CP15_32	(0x03)
195 #define HSR_EC_CP15_64	(0x04)
196 #define HSR_EC_CP14_MR	(0x05)
197 #define HSR_EC_CP14_LS	(0x06)
198 #define HSR_EC_CP_0_13	(0x07)
199 #define HSR_EC_CP10_ID	(0x08)
200 #define HSR_EC_JAZELLE	(0x09)
201 #define HSR_EC_BXJ	(0x0A)
202 #define HSR_EC_CP14_64	(0x0C)
203 #define HSR_EC_SVC_HYP	(0x11)
204 #define HSR_EC_HVC	(0x12)
205 #define HSR_EC_SMC	(0x13)
206 #define HSR_EC_IABT	(0x20)
207 #define HSR_EC_IABT_HYP	(0x21)
208 #define HSR_EC_DABT	(0x24)
209 #define HSR_EC_DABT_HYP	(0x25)
210 #define HSR_EC_MAX	(0x3f)
211 
212 #define HSR_WFI_IS_WFE		(1U << 0)
213 
214 #define HSR_HVC_IMM_MASK	((1UL << 16) - 1)
215 
216 #define HSR_DABT_S1PTW		(1U << 7)
217 #define HSR_DABT_CM		(1U << 8)
218 #define HSR_DABT_EA		(1U << 9)
219 
220 #endif /* __ARM_KVM_ARM_H__ */
221