1 #ifndef _ASM_X86_MSR_INDEX_H 2 #define _ASM_X86_MSR_INDEX_H 3 4 /* CPU model specific register (MSR) numbers */ 5 6 /* x86-64 specific MSRs */ 7 #define MSR_EFER 0xc0000080 /* extended feature register */ 8 #define MSR_STAR 0xc0000081 /* legacy mode SYSCALL target */ 9 #define MSR_LSTAR 0xc0000082 /* long mode SYSCALL target */ 10 #define MSR_CSTAR 0xc0000083 /* compat mode SYSCALL target */ 11 #define MSR_SYSCALL_MASK 0xc0000084 /* EFLAGS mask for syscall */ 12 #define MSR_FS_BASE 0xc0000100 /* 64bit FS base */ 13 #define MSR_GS_BASE 0xc0000101 /* 64bit GS base */ 14 #define MSR_KERNEL_GS_BASE 0xc0000102 /* SwapGS GS shadow */ 15 #define MSR_TSC_AUX 0xc0000103 /* Auxiliary TSC */ 16 17 /* EFER bits: */ 18 #define _EFER_SCE 0 /* SYSCALL/SYSRET */ 19 #define _EFER_LME 8 /* Long mode enable */ 20 #define _EFER_LMA 10 /* Long mode active (read-only) */ 21 #define _EFER_NX 11 /* No execute enable */ 22 #define _EFER_SVME 12 /* Enable virtualization */ 23 #define _EFER_LMSLE 13 /* Long Mode Segment Limit Enable */ 24 #define _EFER_FFXSR 14 /* Enable Fast FXSAVE/FXRSTOR */ 25 26 #define EFER_SCE (1<<_EFER_SCE) 27 #define EFER_LME (1<<_EFER_LME) 28 #define EFER_LMA (1<<_EFER_LMA) 29 #define EFER_NX (1<<_EFER_NX) 30 #define EFER_SVME (1<<_EFER_SVME) 31 #define EFER_LMSLE (1<<_EFER_LMSLE) 32 #define EFER_FFXSR (1<<_EFER_FFXSR) 33 34 /* Intel MSRs. Some also available on other CPUs */ 35 #define MSR_IA32_PERFCTR0 0x000000c1 36 #define MSR_IA32_PERFCTR1 0x000000c2 37 #define MSR_FSB_FREQ 0x000000cd 38 #define MSR_NHM_PLATFORM_INFO 0x000000ce 39 40 #define MSR_NHM_SNB_PKG_CST_CFG_CTL 0x000000e2 41 #define NHM_C3_AUTO_DEMOTE (1UL << 25) 42 #define NHM_C1_AUTO_DEMOTE (1UL << 26) 43 #define ATM_LNC_C6_AUTO_DEMOTE (1UL << 25) 44 #define SNB_C1_AUTO_UNDEMOTE (1UL << 27) 45 #define SNB_C3_AUTO_UNDEMOTE (1UL << 28) 46 47 #define MSR_PLATFORM_INFO 0x000000ce 48 #define MSR_MTRRcap 0x000000fe 49 #define MSR_IA32_BBL_CR_CTL 0x00000119 50 #define MSR_IA32_BBL_CR_CTL3 0x0000011e 51 52 #define MSR_IA32_SYSENTER_CS 0x00000174 53 #define MSR_IA32_SYSENTER_ESP 0x00000175 54 #define MSR_IA32_SYSENTER_EIP 0x00000176 55 56 #define MSR_IA32_MCG_CAP 0x00000179 57 #define MSR_IA32_MCG_STATUS 0x0000017a 58 #define MSR_IA32_MCG_CTL 0x0000017b 59 60 #define MSR_OFFCORE_RSP_0 0x000001a6 61 #define MSR_OFFCORE_RSP_1 0x000001a7 62 #define MSR_NHM_TURBO_RATIO_LIMIT 0x000001ad 63 #define MSR_IVT_TURBO_RATIO_LIMIT 0x000001ae 64 65 #define MSR_LBR_SELECT 0x000001c8 66 #define MSR_LBR_TOS 0x000001c9 67 #define MSR_LBR_NHM_FROM 0x00000680 68 #define MSR_LBR_NHM_TO 0x000006c0 69 #define MSR_LBR_CORE_FROM 0x00000040 70 #define MSR_LBR_CORE_TO 0x00000060 71 72 #define MSR_LBR_INFO_0 0x00000dc0 /* ... 0xddf for _31 */ 73 #define LBR_INFO_MISPRED BIT_ULL(63) 74 #define LBR_INFO_IN_TX BIT_ULL(62) 75 #define LBR_INFO_ABORT BIT_ULL(61) 76 #define LBR_INFO_CYCLES 0xffff 77 78 #define MSR_IA32_PEBS_ENABLE 0x000003f1 79 #define MSR_IA32_DS_AREA 0x00000600 80 #define MSR_IA32_PERF_CAPABILITIES 0x00000345 81 #define MSR_PEBS_LD_LAT_THRESHOLD 0x000003f6 82 83 #define MSR_MTRRfix64K_00000 0x00000250 84 #define MSR_MTRRfix16K_80000 0x00000258 85 #define MSR_MTRRfix16K_A0000 0x00000259 86 #define MSR_MTRRfix4K_C0000 0x00000268 87 #define MSR_MTRRfix4K_C8000 0x00000269 88 #define MSR_MTRRfix4K_D0000 0x0000026a 89 #define MSR_MTRRfix4K_D8000 0x0000026b 90 #define MSR_MTRRfix4K_E0000 0x0000026c 91 #define MSR_MTRRfix4K_E8000 0x0000026d 92 #define MSR_MTRRfix4K_F0000 0x0000026e 93 #define MSR_MTRRfix4K_F8000 0x0000026f 94 #define MSR_MTRRdefType 0x000002ff 95 96 #define MSR_IA32_CR_PAT 0x00000277 97 98 #define MSR_IA32_DEBUGCTLMSR 0x000001d9 99 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db 100 #define MSR_IA32_LASTBRANCHTOIP 0x000001dc 101 #define MSR_IA32_LASTINTFROMIP 0x000001dd 102 #define MSR_IA32_LASTINTTOIP 0x000001de 103 104 /* DEBUGCTLMSR bits (others vary by model): */ 105 #define DEBUGCTLMSR_LBR (1UL << 0) /* last branch recording */ 106 #define DEBUGCTLMSR_BTF (1UL << 1) /* single-step on branches */ 107 #define DEBUGCTLMSR_TR (1UL << 6) 108 #define DEBUGCTLMSR_BTS (1UL << 7) 109 #define DEBUGCTLMSR_BTINT (1UL << 8) 110 #define DEBUGCTLMSR_BTS_OFF_OS (1UL << 9) 111 #define DEBUGCTLMSR_BTS_OFF_USR (1UL << 10) 112 #define DEBUGCTLMSR_FREEZE_LBRS_ON_PMI (1UL << 11) 113 114 #define MSR_IA32_POWER_CTL 0x000001fc 115 116 #define MSR_IA32_MC0_CTL 0x00000400 117 #define MSR_IA32_MC0_STATUS 0x00000401 118 #define MSR_IA32_MC0_ADDR 0x00000402 119 #define MSR_IA32_MC0_MISC 0x00000403 120 121 /* C-state Residency Counters */ 122 #define MSR_PKG_C3_RESIDENCY 0x000003f8 123 #define MSR_PKG_C6_RESIDENCY 0x000003f9 124 #define MSR_PKG_C7_RESIDENCY 0x000003fa 125 #define MSR_CORE_C3_RESIDENCY 0x000003fc 126 #define MSR_CORE_C6_RESIDENCY 0x000003fd 127 #define MSR_CORE_C7_RESIDENCY 0x000003fe 128 #define MSR_PKG_C2_RESIDENCY 0x0000060d 129 #define MSR_PKG_C8_RESIDENCY 0x00000630 130 #define MSR_PKG_C9_RESIDENCY 0x00000631 131 #define MSR_PKG_C10_RESIDENCY 0x00000632 132 133 /* Run Time Average Power Limiting (RAPL) Interface */ 134 135 #define MSR_RAPL_POWER_UNIT 0x00000606 136 137 #define MSR_PKG_POWER_LIMIT 0x00000610 138 #define MSR_PKG_ENERGY_STATUS 0x00000611 139 #define MSR_PKG_PERF_STATUS 0x00000613 140 #define MSR_PKG_POWER_INFO 0x00000614 141 142 #define MSR_DRAM_POWER_LIMIT 0x00000618 143 #define MSR_DRAM_ENERGY_STATUS 0x00000619 144 #define MSR_DRAM_PERF_STATUS 0x0000061b 145 #define MSR_DRAM_POWER_INFO 0x0000061c 146 147 #define MSR_PP0_POWER_LIMIT 0x00000638 148 #define MSR_PP0_ENERGY_STATUS 0x00000639 149 #define MSR_PP0_POLICY 0x0000063a 150 #define MSR_PP0_PERF_STATUS 0x0000063b 151 152 #define MSR_PP1_POWER_LIMIT 0x00000640 153 #define MSR_PP1_ENERGY_STATUS 0x00000641 154 #define MSR_PP1_POLICY 0x00000642 155 156 #define MSR_CORE_C1_RES 0x00000660 157 158 #define MSR_CC6_DEMOTION_POLICY_CONFIG 0x00000668 159 #define MSR_MC6_DEMOTION_POLICY_CONFIG 0x00000669 160 161 #define MSR_AMD64_MC0_MASK 0xc0010044 162 163 #define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x)) 164 #define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x)) 165 #define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x)) 166 #define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x)) 167 168 #define MSR_AMD64_MCx_MASK(x) (MSR_AMD64_MC0_MASK + (x)) 169 170 /* These are consecutive and not in the normal 4er MCE bank block */ 171 #define MSR_IA32_MC0_CTL2 0x00000280 172 #define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x)) 173 174 #define MSR_P6_PERFCTR0 0x000000c1 175 #define MSR_P6_PERFCTR1 0x000000c2 176 #define MSR_P6_EVNTSEL0 0x00000186 177 #define MSR_P6_EVNTSEL1 0x00000187 178 179 #define MSR_KNC_PERFCTR0 0x00000020 180 #define MSR_KNC_PERFCTR1 0x00000021 181 #define MSR_KNC_EVNTSEL0 0x00000028 182 #define MSR_KNC_EVNTSEL1 0x00000029 183 184 /* Alternative perfctr range with full access. */ 185 #define MSR_IA32_PMC0 0x000004c1 186 187 /* AMD64 MSRs. Not complete. See the architecture manual for a more 188 complete list. */ 189 190 #define MSR_AMD64_PATCH_LEVEL 0x0000008b 191 #define MSR_AMD64_TSC_RATIO 0xc0000104 192 #define MSR_AMD64_NB_CFG 0xc001001f 193 #define MSR_AMD64_PATCH_LOADER 0xc0010020 194 #define MSR_AMD64_OSVW_ID_LENGTH 0xc0010140 195 #define MSR_AMD64_OSVW_STATUS 0xc0010141 196 #define MSR_AMD64_LS_CFG 0xc0011020 197 #define MSR_AMD64_DC_CFG 0xc0011022 198 #define MSR_AMD64_BU_CFG2 0xc001102a 199 #define MSR_AMD64_IBSFETCHCTL 0xc0011030 200 #define MSR_AMD64_IBSFETCHLINAD 0xc0011031 201 #define MSR_AMD64_IBSFETCHPHYSAD 0xc0011032 202 #define MSR_AMD64_IBSFETCH_REG_COUNT 3 203 #define MSR_AMD64_IBSFETCH_REG_MASK ((1UL<<MSR_AMD64_IBSFETCH_REG_COUNT)-1) 204 #define MSR_AMD64_IBSOPCTL 0xc0011033 205 #define MSR_AMD64_IBSOPRIP 0xc0011034 206 #define MSR_AMD64_IBSOPDATA 0xc0011035 207 #define MSR_AMD64_IBSOPDATA2 0xc0011036 208 #define MSR_AMD64_IBSOPDATA3 0xc0011037 209 #define MSR_AMD64_IBSDCLINAD 0xc0011038 210 #define MSR_AMD64_IBSDCPHYSAD 0xc0011039 211 #define MSR_AMD64_IBSOP_REG_COUNT 7 212 #define MSR_AMD64_IBSOP_REG_MASK ((1UL<<MSR_AMD64_IBSOP_REG_COUNT)-1) 213 #define MSR_AMD64_IBSCTL 0xc001103a 214 #define MSR_AMD64_IBSBRTARGET 0xc001103b 215 #define MSR_AMD64_IBS_REG_COUNT_MAX 8 /* includes MSR_AMD64_IBSBRTARGET */ 216 217 /* Fam 16h MSRs */ 218 #define MSR_F16H_L2I_PERF_CTL 0xc0010230 219 #define MSR_F16H_L2I_PERF_CTR 0xc0010231 220 221 /* Fam 15h MSRs */ 222 #define MSR_F15H_PERF_CTL 0xc0010200 223 #define MSR_F15H_PERF_CTR 0xc0010201 224 #define MSR_F15H_NB_PERF_CTL 0xc0010240 225 #define MSR_F15H_NB_PERF_CTR 0xc0010241 226 227 /* Fam 10h MSRs */ 228 #define MSR_FAM10H_MMIO_CONF_BASE 0xc0010058 229 #define FAM10H_MMIO_CONF_ENABLE (1<<0) 230 #define FAM10H_MMIO_CONF_BUSRANGE_MASK 0xf 231 #define FAM10H_MMIO_CONF_BUSRANGE_SHIFT 2 232 #define FAM10H_MMIO_CONF_BASE_MASK 0xfffffffULL 233 #define FAM10H_MMIO_CONF_BASE_SHIFT 20 234 #define MSR_FAM10H_NODE_ID 0xc001100c 235 236 /* K8 MSRs */ 237 #define MSR_K8_TOP_MEM1 0xc001001a 238 #define MSR_K8_TOP_MEM2 0xc001001d 239 #define MSR_K8_SYSCFG 0xc0010010 240 #define MSR_K8_INT_PENDING_MSG 0xc0010055 241 /* C1E active bits in int pending message */ 242 #define K8_INTP_C1E_ACTIVE_MASK 0x18000000 243 #define MSR_K8_TSEG_ADDR 0xc0010112 244 #define K8_MTRRFIXRANGE_DRAM_ENABLE 0x00040000 /* MtrrFixDramEn bit */ 245 #define K8_MTRRFIXRANGE_DRAM_MODIFY 0x00080000 /* MtrrFixDramModEn bit */ 246 #define K8_MTRR_RDMEM_WRMEM_MASK 0x18181818 /* Mask: RdMem|WrMem */ 247 248 /* K7 MSRs */ 249 #define MSR_K7_EVNTSEL0 0xc0010000 250 #define MSR_K7_PERFCTR0 0xc0010004 251 #define MSR_K7_EVNTSEL1 0xc0010001 252 #define MSR_K7_PERFCTR1 0xc0010005 253 #define MSR_K7_EVNTSEL2 0xc0010002 254 #define MSR_K7_PERFCTR2 0xc0010006 255 #define MSR_K7_EVNTSEL3 0xc0010003 256 #define MSR_K7_PERFCTR3 0xc0010007 257 #define MSR_K7_CLK_CTL 0xc001001b 258 #define MSR_K7_HWCR 0xc0010015 259 #define MSR_K7_FID_VID_CTL 0xc0010041 260 #define MSR_K7_FID_VID_STATUS 0xc0010042 261 262 /* K6 MSRs */ 263 #define MSR_K6_WHCR 0xc0000082 264 #define MSR_K6_UWCCR 0xc0000085 265 #define MSR_K6_EPMR 0xc0000086 266 #define MSR_K6_PSOR 0xc0000087 267 #define MSR_K6_PFIR 0xc0000088 268 269 /* Centaur-Hauls/IDT defined MSRs. */ 270 #define MSR_IDT_FCR1 0x00000107 271 #define MSR_IDT_FCR2 0x00000108 272 #define MSR_IDT_FCR3 0x00000109 273 #define MSR_IDT_FCR4 0x0000010a 274 275 #define MSR_IDT_MCR0 0x00000110 276 #define MSR_IDT_MCR1 0x00000111 277 #define MSR_IDT_MCR2 0x00000112 278 #define MSR_IDT_MCR3 0x00000113 279 #define MSR_IDT_MCR4 0x00000114 280 #define MSR_IDT_MCR5 0x00000115 281 #define MSR_IDT_MCR6 0x00000116 282 #define MSR_IDT_MCR7 0x00000117 283 #define MSR_IDT_MCR_CTRL 0x00000120 284 285 /* VIA Cyrix defined MSRs*/ 286 #define MSR_VIA_FCR 0x00001107 287 #define MSR_VIA_LONGHAUL 0x0000110a 288 #define MSR_VIA_RNG 0x0000110b 289 #define MSR_VIA_BCR2 0x00001147 290 291 /* Transmeta defined MSRs */ 292 #define MSR_TMTA_LONGRUN_CTRL 0x80868010 293 #define MSR_TMTA_LONGRUN_FLAGS 0x80868011 294 #define MSR_TMTA_LRTI_READOUT 0x80868018 295 #define MSR_TMTA_LRTI_VOLT_MHZ 0x8086801a 296 297 /* Intel defined MSRs. */ 298 #define MSR_IA32_P5_MC_ADDR 0x00000000 299 #define MSR_IA32_P5_MC_TYPE 0x00000001 300 #define MSR_IA32_TSC 0x00000010 301 #define MSR_IA32_PLATFORM_ID 0x00000017 302 #define MSR_IA32_EBL_CR_POWERON 0x0000002a 303 #define MSR_EBC_FREQUENCY_ID 0x0000002c 304 #define MSR_SMI_COUNT 0x00000034 305 #define MSR_IA32_FEATURE_CONTROL 0x0000003a 306 #define MSR_IA32_TSC_ADJUST 0x0000003b 307 #define MSR_IA32_BNDCFGS 0x00000d90 308 309 #define MSR_IA32_XSS 0x00000da0 310 311 #define FEATURE_CONTROL_LOCKED (1<<0) 312 #define FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX (1<<1) 313 #define FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX (1<<2) 314 315 #define MSR_IA32_APICBASE 0x0000001b 316 #define MSR_IA32_APICBASE_BSP (1<<8) 317 #define MSR_IA32_APICBASE_ENABLE (1<<11) 318 #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 319 320 #define MSR_IA32_TSCDEADLINE 0x000006e0 321 322 #define MSR_IA32_UCODE_WRITE 0x00000079 323 #define MSR_IA32_UCODE_REV 0x0000008b 324 325 #define MSR_IA32_PERF_STATUS 0x00000198 326 #define MSR_IA32_PERF_CTL 0x00000199 327 #define MSR_AMD_PSTATE_DEF_BASE 0xc0010064 328 #define MSR_AMD_PERF_STATUS 0xc0010063 329 #define MSR_AMD_PERF_CTL 0xc0010062 330 331 #define MSR_IA32_MPERF 0x000000e7 332 #define MSR_IA32_APERF 0x000000e8 333 334 #define MSR_IA32_THERM_CONTROL 0x0000019a 335 #define MSR_IA32_THERM_INTERRUPT 0x0000019b 336 337 #define THERM_INT_HIGH_ENABLE (1 << 0) 338 #define THERM_INT_LOW_ENABLE (1 << 1) 339 #define THERM_INT_PLN_ENABLE (1 << 24) 340 341 #define MSR_IA32_THERM_STATUS 0x0000019c 342 343 #define THERM_STATUS_PROCHOT (1 << 0) 344 #define THERM_STATUS_POWER_LIMIT (1 << 10) 345 346 #define MSR_THERM2_CTL 0x0000019d 347 348 #define MSR_THERM2_CTL_TM_SELECT (1ULL << 16) 349 350 #define MSR_IA32_MISC_ENABLE 0x000001a0 351 352 #define MSR_IA32_TEMPERATURE_TARGET 0x000001a2 353 354 #define MSR_IA32_ENERGY_PERF_BIAS 0x000001b0 355 #define ENERGY_PERF_BIAS_PERFORMANCE 0 356 #define ENERGY_PERF_BIAS_NORMAL 6 357 #define ENERGY_PERF_BIAS_POWERSAVE 15 358 359 #define MSR_IA32_PACKAGE_THERM_STATUS 0x000001b1 360 361 #define PACKAGE_THERM_STATUS_PROCHOT (1 << 0) 362 #define PACKAGE_THERM_STATUS_POWER_LIMIT (1 << 10) 363 364 #define MSR_IA32_PACKAGE_THERM_INTERRUPT 0x000001b2 365 366 #define PACKAGE_THERM_INT_HIGH_ENABLE (1 << 0) 367 #define PACKAGE_THERM_INT_LOW_ENABLE (1 << 1) 368 #define PACKAGE_THERM_INT_PLN_ENABLE (1 << 24) 369 370 /* Thermal Thresholds Support */ 371 #define THERM_INT_THRESHOLD0_ENABLE (1 << 15) 372 #define THERM_SHIFT_THRESHOLD0 8 373 #define THERM_MASK_THRESHOLD0 (0x7f << THERM_SHIFT_THRESHOLD0) 374 #define THERM_INT_THRESHOLD1_ENABLE (1 << 23) 375 #define THERM_SHIFT_THRESHOLD1 16 376 #define THERM_MASK_THRESHOLD1 (0x7f << THERM_SHIFT_THRESHOLD1) 377 #define THERM_STATUS_THRESHOLD0 (1 << 6) 378 #define THERM_LOG_THRESHOLD0 (1 << 7) 379 #define THERM_STATUS_THRESHOLD1 (1 << 8) 380 #define THERM_LOG_THRESHOLD1 (1 << 9) 381 382 /* MISC_ENABLE bits: architectural */ 383 #define MSR_IA32_MISC_ENABLE_FAST_STRING_BIT 0 384 #define MSR_IA32_MISC_ENABLE_FAST_STRING (1ULL << MSR_IA32_MISC_ENABLE_FAST_STRING_BIT) 385 #define MSR_IA32_MISC_ENABLE_TCC_BIT 1 386 #define MSR_IA32_MISC_ENABLE_TCC (1ULL << MSR_IA32_MISC_ENABLE_TCC_BIT) 387 #define MSR_IA32_MISC_ENABLE_EMON_BIT 7 388 #define MSR_IA32_MISC_ENABLE_EMON (1ULL << MSR_IA32_MISC_ENABLE_EMON_BIT) 389 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT 11 390 #define MSR_IA32_MISC_ENABLE_BTS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_BTS_UNAVAIL_BIT) 391 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT 12 392 #define MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL (1ULL << MSR_IA32_MISC_ENABLE_PEBS_UNAVAIL_BIT) 393 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT 16 394 #define MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP (1ULL << MSR_IA32_MISC_ENABLE_ENHANCED_SPEEDSTEP_BIT) 395 #define MSR_IA32_MISC_ENABLE_MWAIT_BIT 18 396 #define MSR_IA32_MISC_ENABLE_MWAIT (1ULL << MSR_IA32_MISC_ENABLE_MWAIT_BIT) 397 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT 22 398 #define MSR_IA32_MISC_ENABLE_LIMIT_CPUID (1ULL << MSR_IA32_MISC_ENABLE_LIMIT_CPUID_BIT) 399 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT 23 400 #define MSR_IA32_MISC_ENABLE_XTPR_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XTPR_DISABLE_BIT) 401 #define MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT 34 402 #define MSR_IA32_MISC_ENABLE_XD_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_XD_DISABLE_BIT) 403 404 /* MISC_ENABLE bits: model-specific, meaning may vary from core to core */ 405 #define MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT 2 406 #define MSR_IA32_MISC_ENABLE_X87_COMPAT (1ULL << MSR_IA32_MISC_ENABLE_X87_COMPAT_BIT) 407 #define MSR_IA32_MISC_ENABLE_TM1_BIT 3 408 #define MSR_IA32_MISC_ENABLE_TM1 (1ULL << MSR_IA32_MISC_ENABLE_TM1_BIT) 409 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT 4 410 #define MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_SPLIT_LOCK_DISABLE_BIT) 411 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT 6 412 #define MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_L3CACHE_DISABLE_BIT) 413 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT 8 414 #define MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SUPPRESS_LOCK_BIT) 415 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT 9 416 #define MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_PREFETCH_DISABLE_BIT) 417 #define MSR_IA32_MISC_ENABLE_FERR_BIT 10 418 #define MSR_IA32_MISC_ENABLE_FERR (1ULL << MSR_IA32_MISC_ENABLE_FERR_BIT) 419 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT 10 420 #define MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX (1ULL << MSR_IA32_MISC_ENABLE_FERR_MULTIPLEX_BIT) 421 #define MSR_IA32_MISC_ENABLE_TM2_BIT 13 422 #define MSR_IA32_MISC_ENABLE_TM2 (1ULL << MSR_IA32_MISC_ENABLE_TM2_BIT) 423 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT 19 424 #define MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_ADJ_PREF_DISABLE_BIT) 425 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT 20 426 #define MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK (1ULL << MSR_IA32_MISC_ENABLE_SPEEDSTEP_LOCK_BIT) 427 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT 24 428 #define MSR_IA32_MISC_ENABLE_L1D_CONTEXT (1ULL << MSR_IA32_MISC_ENABLE_L1D_CONTEXT_BIT) 429 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT 37 430 #define MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_DCU_PREF_DISABLE_BIT) 431 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT 38 432 #define MSR_IA32_MISC_ENABLE_TURBO_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_TURBO_DISABLE_BIT) 433 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT 39 434 #define MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE (1ULL << MSR_IA32_MISC_ENABLE_IP_PREF_DISABLE_BIT) 435 436 #define MSR_IA32_TSC_DEADLINE 0x000006E0 437 438 /* P4/Xeon+ specific */ 439 #define MSR_IA32_MCG_EAX 0x00000180 440 #define MSR_IA32_MCG_EBX 0x00000181 441 #define MSR_IA32_MCG_ECX 0x00000182 442 #define MSR_IA32_MCG_EDX 0x00000183 443 #define MSR_IA32_MCG_ESI 0x00000184 444 #define MSR_IA32_MCG_EDI 0x00000185 445 #define MSR_IA32_MCG_EBP 0x00000186 446 #define MSR_IA32_MCG_ESP 0x00000187 447 #define MSR_IA32_MCG_EFLAGS 0x00000188 448 #define MSR_IA32_MCG_EIP 0x00000189 449 #define MSR_IA32_MCG_RESERVED 0x0000018a 450 451 /* Pentium IV performance counter MSRs */ 452 #define MSR_P4_BPU_PERFCTR0 0x00000300 453 #define MSR_P4_BPU_PERFCTR1 0x00000301 454 #define MSR_P4_BPU_PERFCTR2 0x00000302 455 #define MSR_P4_BPU_PERFCTR3 0x00000303 456 #define MSR_P4_MS_PERFCTR0 0x00000304 457 #define MSR_P4_MS_PERFCTR1 0x00000305 458 #define MSR_P4_MS_PERFCTR2 0x00000306 459 #define MSR_P4_MS_PERFCTR3 0x00000307 460 #define MSR_P4_FLAME_PERFCTR0 0x00000308 461 #define MSR_P4_FLAME_PERFCTR1 0x00000309 462 #define MSR_P4_FLAME_PERFCTR2 0x0000030a 463 #define MSR_P4_FLAME_PERFCTR3 0x0000030b 464 #define MSR_P4_IQ_PERFCTR0 0x0000030c 465 #define MSR_P4_IQ_PERFCTR1 0x0000030d 466 #define MSR_P4_IQ_PERFCTR2 0x0000030e 467 #define MSR_P4_IQ_PERFCTR3 0x0000030f 468 #define MSR_P4_IQ_PERFCTR4 0x00000310 469 #define MSR_P4_IQ_PERFCTR5 0x00000311 470 #define MSR_P4_BPU_CCCR0 0x00000360 471 #define MSR_P4_BPU_CCCR1 0x00000361 472 #define MSR_P4_BPU_CCCR2 0x00000362 473 #define MSR_P4_BPU_CCCR3 0x00000363 474 #define MSR_P4_MS_CCCR0 0x00000364 475 #define MSR_P4_MS_CCCR1 0x00000365 476 #define MSR_P4_MS_CCCR2 0x00000366 477 #define MSR_P4_MS_CCCR3 0x00000367 478 #define MSR_P4_FLAME_CCCR0 0x00000368 479 #define MSR_P4_FLAME_CCCR1 0x00000369 480 #define MSR_P4_FLAME_CCCR2 0x0000036a 481 #define MSR_P4_FLAME_CCCR3 0x0000036b 482 #define MSR_P4_IQ_CCCR0 0x0000036c 483 #define MSR_P4_IQ_CCCR1 0x0000036d 484 #define MSR_P4_IQ_CCCR2 0x0000036e 485 #define MSR_P4_IQ_CCCR3 0x0000036f 486 #define MSR_P4_IQ_CCCR4 0x00000370 487 #define MSR_P4_IQ_CCCR5 0x00000371 488 #define MSR_P4_ALF_ESCR0 0x000003ca 489 #define MSR_P4_ALF_ESCR1 0x000003cb 490 #define MSR_P4_BPU_ESCR0 0x000003b2 491 #define MSR_P4_BPU_ESCR1 0x000003b3 492 #define MSR_P4_BSU_ESCR0 0x000003a0 493 #define MSR_P4_BSU_ESCR1 0x000003a1 494 #define MSR_P4_CRU_ESCR0 0x000003b8 495 #define MSR_P4_CRU_ESCR1 0x000003b9 496 #define MSR_P4_CRU_ESCR2 0x000003cc 497 #define MSR_P4_CRU_ESCR3 0x000003cd 498 #define MSR_P4_CRU_ESCR4 0x000003e0 499 #define MSR_P4_CRU_ESCR5 0x000003e1 500 #define MSR_P4_DAC_ESCR0 0x000003a8 501 #define MSR_P4_DAC_ESCR1 0x000003a9 502 #define MSR_P4_FIRM_ESCR0 0x000003a4 503 #define MSR_P4_FIRM_ESCR1 0x000003a5 504 #define MSR_P4_FLAME_ESCR0 0x000003a6 505 #define MSR_P4_FLAME_ESCR1 0x000003a7 506 #define MSR_P4_FSB_ESCR0 0x000003a2 507 #define MSR_P4_FSB_ESCR1 0x000003a3 508 #define MSR_P4_IQ_ESCR0 0x000003ba 509 #define MSR_P4_IQ_ESCR1 0x000003bb 510 #define MSR_P4_IS_ESCR0 0x000003b4 511 #define MSR_P4_IS_ESCR1 0x000003b5 512 #define MSR_P4_ITLB_ESCR0 0x000003b6 513 #define MSR_P4_ITLB_ESCR1 0x000003b7 514 #define MSR_P4_IX_ESCR0 0x000003c8 515 #define MSR_P4_IX_ESCR1 0x000003c9 516 #define MSR_P4_MOB_ESCR0 0x000003aa 517 #define MSR_P4_MOB_ESCR1 0x000003ab 518 #define MSR_P4_MS_ESCR0 0x000003c0 519 #define MSR_P4_MS_ESCR1 0x000003c1 520 #define MSR_P4_PMH_ESCR0 0x000003ac 521 #define MSR_P4_PMH_ESCR1 0x000003ad 522 #define MSR_P4_RAT_ESCR0 0x000003bc 523 #define MSR_P4_RAT_ESCR1 0x000003bd 524 #define MSR_P4_SAAT_ESCR0 0x000003ae 525 #define MSR_P4_SAAT_ESCR1 0x000003af 526 #define MSR_P4_SSU_ESCR0 0x000003be 527 #define MSR_P4_SSU_ESCR1 0x000003bf /* guess: not in manual */ 528 529 #define MSR_P4_TBPU_ESCR0 0x000003c2 530 #define MSR_P4_TBPU_ESCR1 0x000003c3 531 #define MSR_P4_TC_ESCR0 0x000003c4 532 #define MSR_P4_TC_ESCR1 0x000003c5 533 #define MSR_P4_U2L_ESCR0 0x000003b0 534 #define MSR_P4_U2L_ESCR1 0x000003b1 535 536 #define MSR_P4_PEBS_MATRIX_VERT 0x000003f2 537 538 /* Intel Core-based CPU performance counters */ 539 #define MSR_CORE_PERF_FIXED_CTR0 0x00000309 540 #define MSR_CORE_PERF_FIXED_CTR1 0x0000030a 541 #define MSR_CORE_PERF_FIXED_CTR2 0x0000030b 542 #define MSR_CORE_PERF_FIXED_CTR_CTRL 0x0000038d 543 #define MSR_CORE_PERF_GLOBAL_STATUS 0x0000038e 544 #define MSR_CORE_PERF_GLOBAL_CTRL 0x0000038f 545 #define MSR_CORE_PERF_GLOBAL_OVF_CTRL 0x00000390 546 547 /* Geode defined MSRs */ 548 #define MSR_GEODE_BUSCONT_CONF0 0x00001900 549 550 /* Intel VT MSRs */ 551 #define MSR_IA32_VMX_BASIC 0x00000480 552 #define MSR_IA32_VMX_PINBASED_CTLS 0x00000481 553 #define MSR_IA32_VMX_PROCBASED_CTLS 0x00000482 554 #define MSR_IA32_VMX_EXIT_CTLS 0x00000483 555 #define MSR_IA32_VMX_ENTRY_CTLS 0x00000484 556 #define MSR_IA32_VMX_MISC 0x00000485 557 #define MSR_IA32_VMX_CR0_FIXED0 0x00000486 558 #define MSR_IA32_VMX_CR0_FIXED1 0x00000487 559 #define MSR_IA32_VMX_CR4_FIXED0 0x00000488 560 #define MSR_IA32_VMX_CR4_FIXED1 0x00000489 561 #define MSR_IA32_VMX_VMCS_ENUM 0x0000048a 562 #define MSR_IA32_VMX_PROCBASED_CTLS2 0x0000048b 563 #define MSR_IA32_VMX_EPT_VPID_CAP 0x0000048c 564 #define MSR_IA32_VMX_TRUE_PINBASED_CTLS 0x0000048d 565 #define MSR_IA32_VMX_TRUE_PROCBASED_CTLS 0x0000048e 566 #define MSR_IA32_VMX_TRUE_EXIT_CTLS 0x0000048f 567 #define MSR_IA32_VMX_TRUE_ENTRY_CTLS 0x00000490 568 #define MSR_IA32_VMX_VMFUNC 0x00000491 569 570 /* VMX_BASIC bits and bitmasks */ 571 #define VMX_BASIC_VMCS_SIZE_SHIFT 32 572 #define VMX_BASIC_TRUE_CTLS (1ULL << 55) 573 #define VMX_BASIC_64 0x0001000000000000LLU 574 #define VMX_BASIC_MEM_TYPE_SHIFT 50 575 #define VMX_BASIC_MEM_TYPE_MASK 0x003c000000000000LLU 576 #define VMX_BASIC_MEM_TYPE_WB 6LLU 577 #define VMX_BASIC_INOUT 0x0040000000000000LLU 578 579 /* MSR_IA32_VMX_MISC bits */ 580 #define MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS (1ULL << 29) 581 #define MSR_IA32_VMX_MISC_PREEMPTION_TIMER_SCALE 0x1F 582 /* AMD-V MSRs */ 583 584 #define MSR_VM_CR 0xc0010114 585 #define MSR_VM_IGNNE 0xc0010115 586 #define MSR_VM_HSAVE_PA 0xc0010117 587 588 #endif /* _ASM_X86_MSR_INDEX_H */ 589