1 /*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
6 *
7 * Paul Walmsley, Benoît Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
27 *
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | ({read,write}l_relaxed, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128 #undef DEBUG
129
130 #include <linux/kernel.h>
131 #include <linux/errno.h>
132 #include <linux/io.h>
133 #include <linux/clk-provider.h>
134 #include <linux/delay.h>
135 #include <linux/err.h>
136 #include <linux/list.h>
137 #include <linux/mutex.h>
138 #include <linux/spinlock.h>
139 #include <linux/slab.h>
140 #include <linux/bootmem.h>
141 #include <linux/cpu.h>
142 #include <linux/of.h>
143 #include <linux/of_address.h>
144
145 #include <asm/system_misc.h>
146
147 #include "clock.h"
148 #include "omap_hwmod.h"
149
150 #include "soc.h"
151 #include "common.h"
152 #include "clockdomain.h"
153 #include "powerdomain.h"
154 #include "cm2xxx.h"
155 #include "cm3xxx.h"
156 #include "cminst44xx.h"
157 #include "cm33xx.h"
158 #include "prm.h"
159 #include "prm3xxx.h"
160 #include "prm44xx.h"
161 #include "prm33xx.h"
162 #include "prminst44xx.h"
163 #include "mux.h"
164 #include "pm.h"
165
166 /* Name of the OMAP hwmod for the MPU */
167 #define MPU_INITIATOR_NAME "mpu"
168
169 /*
170 * Number of struct omap_hwmod_link records per struct
171 * omap_hwmod_ocp_if record (master->slave and slave->master)
172 */
173 #define LINKS_PER_OCP_IF 2
174
175 /**
176 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
177 * @enable_module: function to enable a module (via MODULEMODE)
178 * @disable_module: function to disable a module (via MODULEMODE)
179 *
180 * XXX Eventually this functionality will be hidden inside the PRM/CM
181 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
182 * conditionals in this code.
183 */
184 struct omap_hwmod_soc_ops {
185 void (*enable_module)(struct omap_hwmod *oh);
186 int (*disable_module)(struct omap_hwmod *oh);
187 int (*wait_target_ready)(struct omap_hwmod *oh);
188 int (*assert_hardreset)(struct omap_hwmod *oh,
189 struct omap_hwmod_rst_info *ohri);
190 int (*deassert_hardreset)(struct omap_hwmod *oh,
191 struct omap_hwmod_rst_info *ohri);
192 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
193 struct omap_hwmod_rst_info *ohri);
194 int (*init_clkdm)(struct omap_hwmod *oh);
195 void (*update_context_lost)(struct omap_hwmod *oh);
196 int (*get_context_lost)(struct omap_hwmod *oh);
197 };
198
199 /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
200 static struct omap_hwmod_soc_ops soc_ops;
201
202 /* omap_hwmod_list contains all registered struct omap_hwmods */
203 static LIST_HEAD(omap_hwmod_list);
204
205 /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
206 static struct omap_hwmod *mpu_oh;
207
208 /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
209 static DEFINE_SPINLOCK(io_chain_lock);
210
211 /*
212 * linkspace: ptr to a buffer that struct omap_hwmod_link records are
213 * allocated from - used to reduce the number of small memory
214 * allocations, which has a significant impact on performance
215 */
216 static struct omap_hwmod_link *linkspace;
217
218 /*
219 * free_ls, max_ls: array indexes into linkspace; representing the
220 * next free struct omap_hwmod_link index, and the maximum number of
221 * struct omap_hwmod_link records allocated (respectively)
222 */
223 static unsigned short free_ls, max_ls, ls_supp;
224
225 /* inited: set to true once the hwmod code is initialized */
226 static bool inited;
227
228 /* Private functions */
229
230 /**
231 * _fetch_next_ocp_if - return the next OCP interface in a list
232 * @p: ptr to a ptr to the list_head inside the ocp_if to return
233 * @i: pointer to the index of the element pointed to by @p in the list
234 *
235 * Return a pointer to the struct omap_hwmod_ocp_if record
236 * containing the struct list_head pointed to by @p, and increment
237 * @p such that a future call to this routine will return the next
238 * record.
239 */
_fetch_next_ocp_if(struct list_head ** p,int * i)240 static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
241 int *i)
242 {
243 struct omap_hwmod_ocp_if *oi;
244
245 oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
246 *p = (*p)->next;
247
248 *i = *i + 1;
249
250 return oi;
251 }
252
253 /**
254 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
255 * @oh: struct omap_hwmod *
256 *
257 * Load the current value of the hwmod OCP_SYSCONFIG register into the
258 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
259 * OCP_SYSCONFIG register or 0 upon success.
260 */
_update_sysc_cache(struct omap_hwmod * oh)261 static int _update_sysc_cache(struct omap_hwmod *oh)
262 {
263 if (!oh->class->sysc) {
264 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
265 return -EINVAL;
266 }
267
268 /* XXX ensure module interface clock is up */
269
270 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
271
272 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
273 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
274
275 return 0;
276 }
277
278 /**
279 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
280 * @v: OCP_SYSCONFIG value to write
281 * @oh: struct omap_hwmod *
282 *
283 * Write @v into the module class' OCP_SYSCONFIG register, if it has
284 * one. No return value.
285 */
_write_sysconfig(u32 v,struct omap_hwmod * oh)286 static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
287 {
288 if (!oh->class->sysc) {
289 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
290 return;
291 }
292
293 /* XXX ensure module interface clock is up */
294
295 /* Module might have lost context, always update cache and register */
296 oh->_sysc_cache = v;
297 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
298 }
299
300 /**
301 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
302 * @oh: struct omap_hwmod *
303 * @standbymode: MIDLEMODE field bits
304 * @v: pointer to register contents to modify
305 *
306 * Update the master standby mode bits in @v to be @standbymode for
307 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
308 * upon error or 0 upon success.
309 */
_set_master_standbymode(struct omap_hwmod * oh,u8 standbymode,u32 * v)310 static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
311 u32 *v)
312 {
313 u32 mstandby_mask;
314 u8 mstandby_shift;
315
316 if (!oh->class->sysc ||
317 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
318 return -EINVAL;
319
320 if (!oh->class->sysc->sysc_fields) {
321 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
322 return -EINVAL;
323 }
324
325 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
326 mstandby_mask = (0x3 << mstandby_shift);
327
328 *v &= ~mstandby_mask;
329 *v |= __ffs(standbymode) << mstandby_shift;
330
331 return 0;
332 }
333
334 /**
335 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
336 * @oh: struct omap_hwmod *
337 * @idlemode: SIDLEMODE field bits
338 * @v: pointer to register contents to modify
339 *
340 * Update the slave idle mode bits in @v to be @idlemode for the @oh
341 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
342 * or 0 upon success.
343 */
_set_slave_idlemode(struct omap_hwmod * oh,u8 idlemode,u32 * v)344 static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
345 {
346 u32 sidle_mask;
347 u8 sidle_shift;
348
349 if (!oh->class->sysc ||
350 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
351 return -EINVAL;
352
353 if (!oh->class->sysc->sysc_fields) {
354 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
355 return -EINVAL;
356 }
357
358 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
359 sidle_mask = (0x3 << sidle_shift);
360
361 *v &= ~sidle_mask;
362 *v |= __ffs(idlemode) << sidle_shift;
363
364 return 0;
365 }
366
367 /**
368 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
369 * @oh: struct omap_hwmod *
370 * @clockact: CLOCKACTIVITY field bits
371 * @v: pointer to register contents to modify
372 *
373 * Update the clockactivity mode bits in @v to be @clockact for the
374 * @oh hwmod. Used for additional powersaving on some modules. Does
375 * not write to the hardware. Returns -EINVAL upon error or 0 upon
376 * success.
377 */
_set_clockactivity(struct omap_hwmod * oh,u8 clockact,u32 * v)378 static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
379 {
380 u32 clkact_mask;
381 u8 clkact_shift;
382
383 if (!oh->class->sysc ||
384 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
385 return -EINVAL;
386
387 if (!oh->class->sysc->sysc_fields) {
388 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
389 return -EINVAL;
390 }
391
392 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
393 clkact_mask = (0x3 << clkact_shift);
394
395 *v &= ~clkact_mask;
396 *v |= clockact << clkact_shift;
397
398 return 0;
399 }
400
401 /**
402 * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
403 * @oh: struct omap_hwmod *
404 * @v: pointer to register contents to modify
405 *
406 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
407 * error or 0 upon success.
408 */
_set_softreset(struct omap_hwmod * oh,u32 * v)409 static int _set_softreset(struct omap_hwmod *oh, u32 *v)
410 {
411 u32 softrst_mask;
412
413 if (!oh->class->sysc ||
414 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
415 return -EINVAL;
416
417 if (!oh->class->sysc->sysc_fields) {
418 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
419 return -EINVAL;
420 }
421
422 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
423
424 *v |= softrst_mask;
425
426 return 0;
427 }
428
429 /**
430 * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
431 * @oh: struct omap_hwmod *
432 * @v: pointer to register contents to modify
433 *
434 * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
435 * error or 0 upon success.
436 */
_clear_softreset(struct omap_hwmod * oh,u32 * v)437 static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
438 {
439 u32 softrst_mask;
440
441 if (!oh->class->sysc ||
442 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
443 return -EINVAL;
444
445 if (!oh->class->sysc->sysc_fields) {
446 WARN(1,
447 "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
448 oh->name);
449 return -EINVAL;
450 }
451
452 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
453
454 *v &= ~softrst_mask;
455
456 return 0;
457 }
458
459 /**
460 * _wait_softreset_complete - wait for an OCP softreset to complete
461 * @oh: struct omap_hwmod * to wait on
462 *
463 * Wait until the IP block represented by @oh reports that its OCP
464 * softreset is complete. This can be triggered by software (see
465 * _ocp_softreset()) or by hardware upon returning from off-mode (one
466 * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
467 * microseconds. Returns the number of microseconds waited.
468 */
_wait_softreset_complete(struct omap_hwmod * oh)469 static int _wait_softreset_complete(struct omap_hwmod *oh)
470 {
471 struct omap_hwmod_class_sysconfig *sysc;
472 u32 softrst_mask;
473 int c = 0;
474
475 sysc = oh->class->sysc;
476
477 if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
478 omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
479 & SYSS_RESETDONE_MASK),
480 MAX_MODULE_SOFTRESET_WAIT, c);
481 else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
482 softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
483 omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
484 & softrst_mask),
485 MAX_MODULE_SOFTRESET_WAIT, c);
486 }
487
488 return c;
489 }
490
491 /**
492 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
493 * @oh: struct omap_hwmod *
494 *
495 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
496 * of some modules. When the DMA must perform read/write accesses, the
497 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
498 * for power management, software must set the DMADISABLE bit back to 1.
499 *
500 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
501 * error or 0 upon success.
502 */
_set_dmadisable(struct omap_hwmod * oh)503 static int _set_dmadisable(struct omap_hwmod *oh)
504 {
505 u32 v;
506 u32 dmadisable_mask;
507
508 if (!oh->class->sysc ||
509 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
510 return -EINVAL;
511
512 if (!oh->class->sysc->sysc_fields) {
513 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
514 return -EINVAL;
515 }
516
517 /* clocks must be on for this operation */
518 if (oh->_state != _HWMOD_STATE_ENABLED) {
519 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
520 return -EINVAL;
521 }
522
523 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
524
525 v = oh->_sysc_cache;
526 dmadisable_mask =
527 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
528 v |= dmadisable_mask;
529 _write_sysconfig(v, oh);
530
531 return 0;
532 }
533
534 /**
535 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
536 * @oh: struct omap_hwmod *
537 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
538 * @v: pointer to register contents to modify
539 *
540 * Update the module autoidle bit in @v to be @autoidle for the @oh
541 * hwmod. The autoidle bit controls whether the module can gate
542 * internal clocks automatically when it isn't doing anything; the
543 * exact function of this bit varies on a per-module basis. This
544 * function does not write to the hardware. Returns -EINVAL upon
545 * error or 0 upon success.
546 */
_set_module_autoidle(struct omap_hwmod * oh,u8 autoidle,u32 * v)547 static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
548 u32 *v)
549 {
550 u32 autoidle_mask;
551 u8 autoidle_shift;
552
553 if (!oh->class->sysc ||
554 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
555 return -EINVAL;
556
557 if (!oh->class->sysc->sysc_fields) {
558 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
559 return -EINVAL;
560 }
561
562 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
563 autoidle_mask = (0x1 << autoidle_shift);
564
565 *v &= ~autoidle_mask;
566 *v |= autoidle << autoidle_shift;
567
568 return 0;
569 }
570
571 /**
572 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
573 * @oh: struct omap_hwmod *
574 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
575 *
576 * Set or clear the I/O pad wakeup flag in the mux entries for the
577 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
578 * in memory. If the hwmod is currently idled, and the new idle
579 * values don't match the previous ones, this function will also
580 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
581 * currently idled, this function won't touch the hardware: the new
582 * mux settings are written to the SCM PADCTRL registers when the
583 * hwmod is idled. No return value.
584 */
_set_idle_ioring_wakeup(struct omap_hwmod * oh,bool set_wake)585 static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
586 {
587 struct omap_device_pad *pad;
588 bool change = false;
589 u16 prev_idle;
590 int j;
591
592 if (!oh->mux || !oh->mux->enabled)
593 return;
594
595 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
596 pad = oh->mux->pads_dynamic[j];
597
598 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
599 continue;
600
601 prev_idle = pad->idle;
602
603 if (set_wake)
604 pad->idle |= OMAP_WAKEUP_EN;
605 else
606 pad->idle &= ~OMAP_WAKEUP_EN;
607
608 if (prev_idle != pad->idle)
609 change = true;
610 }
611
612 if (change && oh->_state == _HWMOD_STATE_IDLE)
613 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
614 }
615
616 /**
617 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
618 * @oh: struct omap_hwmod *
619 *
620 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
621 * upon error or 0 upon success.
622 */
_enable_wakeup(struct omap_hwmod * oh,u32 * v)623 static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
624 {
625 if (!oh->class->sysc ||
626 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
627 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
628 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
629 return -EINVAL;
630
631 if (!oh->class->sysc->sysc_fields) {
632 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
633 return -EINVAL;
634 }
635
636 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
637 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
638
639 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
640 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
641 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
642 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
643
644 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
645
646 return 0;
647 }
648
649 /**
650 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
651 * @oh: struct omap_hwmod *
652 *
653 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
654 * upon error or 0 upon success.
655 */
_disable_wakeup(struct omap_hwmod * oh,u32 * v)656 static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
657 {
658 if (!oh->class->sysc ||
659 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
660 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
661 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
662 return -EINVAL;
663
664 if (!oh->class->sysc->sysc_fields) {
665 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
666 return -EINVAL;
667 }
668
669 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
670 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
671
672 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
673 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
674 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
675 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
676
677 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
678
679 return 0;
680 }
681
_get_clkdm(struct omap_hwmod * oh)682 static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
683 {
684 struct clk_hw_omap *clk;
685
686 if (oh->clkdm) {
687 return oh->clkdm;
688 } else if (oh->_clk) {
689 if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
690 return NULL;
691 clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
692 return clk->clkdm;
693 }
694 return NULL;
695 }
696
697 /**
698 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
699 * @oh: struct omap_hwmod *
700 *
701 * Prevent the hardware module @oh from entering idle while the
702 * hardare module initiator @init_oh is active. Useful when a module
703 * will be accessed by a particular initiator (e.g., if a module will
704 * be accessed by the IVA, there should be a sleepdep between the IVA
705 * initiator and the module). Only applies to modules in smart-idle
706 * mode. If the clockdomain is marked as not needing autodeps, return
707 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
708 * passes along clkdm_add_sleepdep() value upon success.
709 */
_add_initiator_dep(struct omap_hwmod * oh,struct omap_hwmod * init_oh)710 static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
711 {
712 struct clockdomain *clkdm, *init_clkdm;
713
714 clkdm = _get_clkdm(oh);
715 init_clkdm = _get_clkdm(init_oh);
716
717 if (!clkdm || !init_clkdm)
718 return -EINVAL;
719
720 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
721 return 0;
722
723 return clkdm_add_sleepdep(clkdm, init_clkdm);
724 }
725
726 /**
727 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
728 * @oh: struct omap_hwmod *
729 *
730 * Allow the hardware module @oh to enter idle while the hardare
731 * module initiator @init_oh is active. Useful when a module will not
732 * be accessed by a particular initiator (e.g., if a module will not
733 * be accessed by the IVA, there should be no sleepdep between the IVA
734 * initiator and the module). Only applies to modules in smart-idle
735 * mode. If the clockdomain is marked as not needing autodeps, return
736 * 0 without doing anything. Returns -EINVAL upon error or passes
737 * along clkdm_del_sleepdep() value upon success.
738 */
_del_initiator_dep(struct omap_hwmod * oh,struct omap_hwmod * init_oh)739 static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
740 {
741 struct clockdomain *clkdm, *init_clkdm;
742
743 clkdm = _get_clkdm(oh);
744 init_clkdm = _get_clkdm(init_oh);
745
746 if (!clkdm || !init_clkdm)
747 return -EINVAL;
748
749 if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
750 return 0;
751
752 return clkdm_del_sleepdep(clkdm, init_clkdm);
753 }
754
755 /**
756 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
757 * @oh: struct omap_hwmod *
758 *
759 * Called from _init_clocks(). Populates the @oh _clk (main
760 * functional clock pointer) if a main_clk is present. Returns 0 on
761 * success or -EINVAL on error.
762 */
_init_main_clk(struct omap_hwmod * oh)763 static int _init_main_clk(struct omap_hwmod *oh)
764 {
765 int ret = 0;
766
767 if (!oh->main_clk)
768 return 0;
769
770 oh->_clk = clk_get(NULL, oh->main_clk);
771 if (IS_ERR(oh->_clk)) {
772 pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
773 oh->name, oh->main_clk);
774 return -EINVAL;
775 }
776 /*
777 * HACK: This needs a re-visit once clk_prepare() is implemented
778 * to do something meaningful. Today its just a no-op.
779 * If clk_prepare() is used at some point to do things like
780 * voltage scaling etc, then this would have to be moved to
781 * some point where subsystems like i2c and pmic become
782 * available.
783 */
784 clk_prepare(oh->_clk);
785
786 if (!_get_clkdm(oh))
787 pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
788 oh->name, oh->main_clk);
789
790 return ret;
791 }
792
793 /**
794 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
795 * @oh: struct omap_hwmod *
796 *
797 * Called from _init_clocks(). Populates the @oh OCP slave interface
798 * clock pointers. Returns 0 on success or -EINVAL on error.
799 */
_init_interface_clks(struct omap_hwmod * oh)800 static int _init_interface_clks(struct omap_hwmod *oh)
801 {
802 struct omap_hwmod_ocp_if *os;
803 struct list_head *p;
804 struct clk *c;
805 int i = 0;
806 int ret = 0;
807
808 p = oh->slave_ports.next;
809
810 while (i < oh->slaves_cnt) {
811 os = _fetch_next_ocp_if(&p, &i);
812 if (!os->clk)
813 continue;
814
815 c = clk_get(NULL, os->clk);
816 if (IS_ERR(c)) {
817 pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
818 oh->name, os->clk);
819 ret = -EINVAL;
820 continue;
821 }
822 os->_clk = c;
823 /*
824 * HACK: This needs a re-visit once clk_prepare() is implemented
825 * to do something meaningful. Today its just a no-op.
826 * If clk_prepare() is used at some point to do things like
827 * voltage scaling etc, then this would have to be moved to
828 * some point where subsystems like i2c and pmic become
829 * available.
830 */
831 clk_prepare(os->_clk);
832 }
833
834 return ret;
835 }
836
837 /**
838 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
839 * @oh: struct omap_hwmod *
840 *
841 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
842 * clock pointers. Returns 0 on success or -EINVAL on error.
843 */
_init_opt_clks(struct omap_hwmod * oh)844 static int _init_opt_clks(struct omap_hwmod *oh)
845 {
846 struct omap_hwmod_opt_clk *oc;
847 struct clk *c;
848 int i;
849 int ret = 0;
850
851 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
852 c = clk_get(NULL, oc->clk);
853 if (IS_ERR(c)) {
854 pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
855 oh->name, oc->clk);
856 ret = -EINVAL;
857 continue;
858 }
859 oc->_clk = c;
860 /*
861 * HACK: This needs a re-visit once clk_prepare() is implemented
862 * to do something meaningful. Today its just a no-op.
863 * If clk_prepare() is used at some point to do things like
864 * voltage scaling etc, then this would have to be moved to
865 * some point where subsystems like i2c and pmic become
866 * available.
867 */
868 clk_prepare(oc->_clk);
869 }
870
871 return ret;
872 }
873
874 /**
875 * _enable_clocks - enable hwmod main clock and interface clocks
876 * @oh: struct omap_hwmod *
877 *
878 * Enables all clocks necessary for register reads and writes to succeed
879 * on the hwmod @oh. Returns 0.
880 */
_enable_clocks(struct omap_hwmod * oh)881 static int _enable_clocks(struct omap_hwmod *oh)
882 {
883 struct omap_hwmod_ocp_if *os;
884 struct list_head *p;
885 int i = 0;
886
887 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
888
889 if (oh->_clk)
890 clk_enable(oh->_clk);
891
892 p = oh->slave_ports.next;
893
894 while (i < oh->slaves_cnt) {
895 os = _fetch_next_ocp_if(&p, &i);
896
897 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
898 clk_enable(os->_clk);
899 }
900
901 /* The opt clocks are controlled by the device driver. */
902
903 return 0;
904 }
905
906 /**
907 * _disable_clocks - disable hwmod main clock and interface clocks
908 * @oh: struct omap_hwmod *
909 *
910 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
911 */
_disable_clocks(struct omap_hwmod * oh)912 static int _disable_clocks(struct omap_hwmod *oh)
913 {
914 struct omap_hwmod_ocp_if *os;
915 struct list_head *p;
916 int i = 0;
917
918 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
919
920 if (oh->_clk)
921 clk_disable(oh->_clk);
922
923 p = oh->slave_ports.next;
924
925 while (i < oh->slaves_cnt) {
926 os = _fetch_next_ocp_if(&p, &i);
927
928 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
929 clk_disable(os->_clk);
930 }
931
932 /* The opt clocks are controlled by the device driver. */
933
934 return 0;
935 }
936
_enable_optional_clocks(struct omap_hwmod * oh)937 static void _enable_optional_clocks(struct omap_hwmod *oh)
938 {
939 struct omap_hwmod_opt_clk *oc;
940 int i;
941
942 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
943
944 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
945 if (oc->_clk) {
946 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
947 __clk_get_name(oc->_clk));
948 clk_enable(oc->_clk);
949 }
950 }
951
_disable_optional_clocks(struct omap_hwmod * oh)952 static void _disable_optional_clocks(struct omap_hwmod *oh)
953 {
954 struct omap_hwmod_opt_clk *oc;
955 int i;
956
957 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
958
959 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
960 if (oc->_clk) {
961 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
962 __clk_get_name(oc->_clk));
963 clk_disable(oc->_clk);
964 }
965 }
966
967 /**
968 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
969 * @oh: struct omap_hwmod *
970 *
971 * Enables the PRCM module mode related to the hwmod @oh.
972 * No return value.
973 */
_omap4_enable_module(struct omap_hwmod * oh)974 static void _omap4_enable_module(struct omap_hwmod *oh)
975 {
976 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
977 return;
978
979 pr_debug("omap_hwmod: %s: %s: %d\n",
980 oh->name, __func__, oh->prcm.omap4.modulemode);
981
982 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
983 oh->clkdm->prcm_partition,
984 oh->clkdm->cm_inst,
985 oh->clkdm->clkdm_offs,
986 oh->prcm.omap4.clkctrl_offs);
987 }
988
989 /**
990 * _am33xx_enable_module - enable CLKCTRL modulemode on AM33XX
991 * @oh: struct omap_hwmod *
992 *
993 * Enables the PRCM module mode related to the hwmod @oh.
994 * No return value.
995 */
_am33xx_enable_module(struct omap_hwmod * oh)996 static void _am33xx_enable_module(struct omap_hwmod *oh)
997 {
998 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
999 return;
1000
1001 pr_debug("omap_hwmod: %s: %s: %d\n",
1002 oh->name, __func__, oh->prcm.omap4.modulemode);
1003
1004 am33xx_cm_module_enable(oh->prcm.omap4.modulemode, oh->clkdm->cm_inst,
1005 oh->clkdm->clkdm_offs,
1006 oh->prcm.omap4.clkctrl_offs);
1007 }
1008
1009 /**
1010 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
1011 * @oh: struct omap_hwmod *
1012 *
1013 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1014 * does not have an IDLEST bit or if the module successfully enters
1015 * slave idle; otherwise, pass along the return value of the
1016 * appropriate *_cm*_wait_module_idle() function.
1017 */
_omap4_wait_target_disable(struct omap_hwmod * oh)1018 static int _omap4_wait_target_disable(struct omap_hwmod *oh)
1019 {
1020 if (!oh)
1021 return -EINVAL;
1022
1023 if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
1024 return 0;
1025
1026 if (oh->flags & HWMOD_NO_IDLEST)
1027 return 0;
1028
1029 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
1030 oh->clkdm->cm_inst,
1031 oh->clkdm->clkdm_offs,
1032 oh->prcm.omap4.clkctrl_offs);
1033 }
1034
1035 /**
1036 * _am33xx_wait_target_disable - wait for a module to be disabled on AM33XX
1037 * @oh: struct omap_hwmod *
1038 *
1039 * Wait for a module @oh to enter slave idle. Returns 0 if the module
1040 * does not have an IDLEST bit or if the module successfully enters
1041 * slave idle; otherwise, pass along the return value of the
1042 * appropriate *_cm*_wait_module_idle() function.
1043 */
_am33xx_wait_target_disable(struct omap_hwmod * oh)1044 static int _am33xx_wait_target_disable(struct omap_hwmod *oh)
1045 {
1046 if (!oh)
1047 return -EINVAL;
1048
1049 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
1050 return 0;
1051
1052 if (oh->flags & HWMOD_NO_IDLEST)
1053 return 0;
1054
1055 return am33xx_cm_wait_module_idle(oh->clkdm->cm_inst,
1056 oh->clkdm->clkdm_offs,
1057 oh->prcm.omap4.clkctrl_offs);
1058 }
1059
1060 /**
1061 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
1062 * @oh: struct omap_hwmod *oh
1063 *
1064 * Count and return the number of MPU IRQs associated with the hwmod
1065 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
1066 * NULL.
1067 */
_count_mpu_irqs(struct omap_hwmod * oh)1068 static int _count_mpu_irqs(struct omap_hwmod *oh)
1069 {
1070 struct omap_hwmod_irq_info *ohii;
1071 int i = 0;
1072
1073 if (!oh || !oh->mpu_irqs)
1074 return 0;
1075
1076 do {
1077 ohii = &oh->mpu_irqs[i++];
1078 } while (ohii->irq != -1);
1079
1080 return i-1;
1081 }
1082
1083 /**
1084 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
1085 * @oh: struct omap_hwmod *oh
1086 *
1087 * Count and return the number of SDMA request lines associated with
1088 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1089 * if @oh is NULL.
1090 */
_count_sdma_reqs(struct omap_hwmod * oh)1091 static int _count_sdma_reqs(struct omap_hwmod *oh)
1092 {
1093 struct omap_hwmod_dma_info *ohdi;
1094 int i = 0;
1095
1096 if (!oh || !oh->sdma_reqs)
1097 return 0;
1098
1099 do {
1100 ohdi = &oh->sdma_reqs[i++];
1101 } while (ohdi->dma_req != -1);
1102
1103 return i-1;
1104 }
1105
1106 /**
1107 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
1108 * @oh: struct omap_hwmod *oh
1109 *
1110 * Count and return the number of address space ranges associated with
1111 * the hwmod @oh. Used to allocate struct resource data. Returns 0
1112 * if @oh is NULL.
1113 */
_count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if * os)1114 static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
1115 {
1116 struct omap_hwmod_addr_space *mem;
1117 int i = 0;
1118
1119 if (!os || !os->addr)
1120 return 0;
1121
1122 do {
1123 mem = &os->addr[i++];
1124 } while (mem->pa_start != mem->pa_end);
1125
1126 return i-1;
1127 }
1128
1129 /**
1130 * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
1131 * @oh: struct omap_hwmod * to operate on
1132 * @name: pointer to the name of the MPU interrupt number to fetch (optional)
1133 * @irq: pointer to an unsigned int to store the MPU IRQ number to
1134 *
1135 * Retrieve a MPU hardware IRQ line number named by @name associated
1136 * with the IP block pointed to by @oh. The IRQ number will be filled
1137 * into the address pointed to by @dma. When @name is non-null, the
1138 * IRQ line number associated with the named entry will be returned.
1139 * If @name is null, the first matching entry will be returned. Data
1140 * order is not meaningful in hwmod data, so callers are strongly
1141 * encouraged to use a non-null @name whenever possible to avoid
1142 * unpredictable effects if hwmod data is later added that causes data
1143 * ordering to change. Returns 0 upon success or a negative error
1144 * code upon error.
1145 */
_get_mpu_irq_by_name(struct omap_hwmod * oh,const char * name,unsigned int * irq)1146 static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
1147 unsigned int *irq)
1148 {
1149 int i;
1150 bool found = false;
1151
1152 if (!oh->mpu_irqs)
1153 return -ENOENT;
1154
1155 i = 0;
1156 while (oh->mpu_irqs[i].irq != -1) {
1157 if (name == oh->mpu_irqs[i].name ||
1158 !strcmp(name, oh->mpu_irqs[i].name)) {
1159 found = true;
1160 break;
1161 }
1162 i++;
1163 }
1164
1165 if (!found)
1166 return -ENOENT;
1167
1168 *irq = oh->mpu_irqs[i].irq;
1169
1170 return 0;
1171 }
1172
1173 /**
1174 * _get_sdma_req_by_name - fetch SDMA request line ID by name
1175 * @oh: struct omap_hwmod * to operate on
1176 * @name: pointer to the name of the SDMA request line to fetch (optional)
1177 * @dma: pointer to an unsigned int to store the request line ID to
1178 *
1179 * Retrieve an SDMA request line ID named by @name on the IP block
1180 * pointed to by @oh. The ID will be filled into the address pointed
1181 * to by @dma. When @name is non-null, the request line ID associated
1182 * with the named entry will be returned. If @name is null, the first
1183 * matching entry will be returned. Data order is not meaningful in
1184 * hwmod data, so callers are strongly encouraged to use a non-null
1185 * @name whenever possible to avoid unpredictable effects if hwmod
1186 * data is later added that causes data ordering to change. Returns 0
1187 * upon success or a negative error code upon error.
1188 */
_get_sdma_req_by_name(struct omap_hwmod * oh,const char * name,unsigned int * dma)1189 static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1190 unsigned int *dma)
1191 {
1192 int i;
1193 bool found = false;
1194
1195 if (!oh->sdma_reqs)
1196 return -ENOENT;
1197
1198 i = 0;
1199 while (oh->sdma_reqs[i].dma_req != -1) {
1200 if (name == oh->sdma_reqs[i].name ||
1201 !strcmp(name, oh->sdma_reqs[i].name)) {
1202 found = true;
1203 break;
1204 }
1205 i++;
1206 }
1207
1208 if (!found)
1209 return -ENOENT;
1210
1211 *dma = oh->sdma_reqs[i].dma_req;
1212
1213 return 0;
1214 }
1215
1216 /**
1217 * _get_addr_space_by_name - fetch address space start & end by name
1218 * @oh: struct omap_hwmod * to operate on
1219 * @name: pointer to the name of the address space to fetch (optional)
1220 * @pa_start: pointer to a u32 to store the starting address to
1221 * @pa_end: pointer to a u32 to store the ending address to
1222 *
1223 * Retrieve address space start and end addresses for the IP block
1224 * pointed to by @oh. The data will be filled into the addresses
1225 * pointed to by @pa_start and @pa_end. When @name is non-null, the
1226 * address space data associated with the named entry will be
1227 * returned. If @name is null, the first matching entry will be
1228 * returned. Data order is not meaningful in hwmod data, so callers
1229 * are strongly encouraged to use a non-null @name whenever possible
1230 * to avoid unpredictable effects if hwmod data is later added that
1231 * causes data ordering to change. Returns 0 upon success or a
1232 * negative error code upon error.
1233 */
_get_addr_space_by_name(struct omap_hwmod * oh,const char * name,u32 * pa_start,u32 * pa_end)1234 static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1235 u32 *pa_start, u32 *pa_end)
1236 {
1237 int i, j;
1238 struct omap_hwmod_ocp_if *os;
1239 struct list_head *p = NULL;
1240 bool found = false;
1241
1242 p = oh->slave_ports.next;
1243
1244 i = 0;
1245 while (i < oh->slaves_cnt) {
1246 os = _fetch_next_ocp_if(&p, &i);
1247
1248 if (!os->addr)
1249 return -ENOENT;
1250
1251 j = 0;
1252 while (os->addr[j].pa_start != os->addr[j].pa_end) {
1253 if (name == os->addr[j].name ||
1254 !strcmp(name, os->addr[j].name)) {
1255 found = true;
1256 break;
1257 }
1258 j++;
1259 }
1260
1261 if (found)
1262 break;
1263 }
1264
1265 if (!found)
1266 return -ENOENT;
1267
1268 *pa_start = os->addr[j].pa_start;
1269 *pa_end = os->addr[j].pa_end;
1270
1271 return 0;
1272 }
1273
1274 /**
1275 * _save_mpu_port_index - find and save the index to @oh's MPU port
1276 * @oh: struct omap_hwmod *
1277 *
1278 * Determines the array index of the OCP slave port that the MPU uses
1279 * to address the device, and saves it into the struct omap_hwmod.
1280 * Intended to be called during hwmod registration only. No return
1281 * value.
1282 */
_save_mpu_port_index(struct omap_hwmod * oh)1283 static void __init _save_mpu_port_index(struct omap_hwmod *oh)
1284 {
1285 struct omap_hwmod_ocp_if *os = NULL;
1286 struct list_head *p;
1287 int i = 0;
1288
1289 if (!oh)
1290 return;
1291
1292 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
1293
1294 p = oh->slave_ports.next;
1295
1296 while (i < oh->slaves_cnt) {
1297 os = _fetch_next_ocp_if(&p, &i);
1298 if (os->user & OCP_USER_MPU) {
1299 oh->_mpu_port = os;
1300 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
1301 break;
1302 }
1303 }
1304
1305 return;
1306 }
1307
1308 /**
1309 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1310 * @oh: struct omap_hwmod *
1311 *
1312 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1313 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1314 * communicate with the IP block. This interface need not be directly
1315 * connected to the MPU (and almost certainly is not), but is directly
1316 * connected to the IP block represented by @oh. Returns a pointer
1317 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1318 * error or if there does not appear to be a path from the MPU to this
1319 * IP block.
1320 */
_find_mpu_rt_port(struct omap_hwmod * oh)1321 static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1322 {
1323 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1324 return NULL;
1325
1326 return oh->_mpu_port;
1327 };
1328
1329 /**
1330 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
1331 * @oh: struct omap_hwmod *
1332 *
1333 * Returns a pointer to the struct omap_hwmod_addr_space record representing
1334 * the register target MPU address space; or returns NULL upon error.
1335 */
_find_mpu_rt_addr_space(struct omap_hwmod * oh)1336 static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
1337 {
1338 struct omap_hwmod_ocp_if *os;
1339 struct omap_hwmod_addr_space *mem;
1340 int found = 0, i = 0;
1341
1342 os = _find_mpu_rt_port(oh);
1343 if (!os || !os->addr)
1344 return NULL;
1345
1346 do {
1347 mem = &os->addr[i++];
1348 if (mem->flags & ADDR_TYPE_RT)
1349 found = 1;
1350 } while (!found && mem->pa_start != mem->pa_end);
1351
1352 return (found) ? mem : NULL;
1353 }
1354
1355 /**
1356 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
1357 * @oh: struct omap_hwmod *
1358 *
1359 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1360 * by @oh is set to indicate to the PRCM that the IP block is active.
1361 * Usually this means placing the module into smart-idle mode and
1362 * smart-standby, but if there is a bug in the automatic idle handling
1363 * for the IP block, it may need to be placed into the force-idle or
1364 * no-idle variants of these modes. No return value.
1365 */
_enable_sysc(struct omap_hwmod * oh)1366 static void _enable_sysc(struct omap_hwmod *oh)
1367 {
1368 u8 idlemode, sf;
1369 u32 v;
1370 bool clkdm_act;
1371 struct clockdomain *clkdm;
1372
1373 if (!oh->class->sysc)
1374 return;
1375
1376 /*
1377 * Wait until reset has completed, this is needed as the IP
1378 * block is reset automatically by hardware in some cases
1379 * (off-mode for example), and the drivers require the
1380 * IP to be ready when they access it
1381 */
1382 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1383 _enable_optional_clocks(oh);
1384 _wait_softreset_complete(oh);
1385 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1386 _disable_optional_clocks(oh);
1387
1388 v = oh->_sysc_cache;
1389 sf = oh->class->sysc->sysc_flags;
1390
1391 clkdm = _get_clkdm(oh);
1392 if (sf & SYSC_HAS_SIDLEMODE) {
1393 if (oh->flags & HWMOD_SWSUP_SIDLE ||
1394 oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
1395 idlemode = HWMOD_IDLEMODE_NO;
1396 } else {
1397 if (sf & SYSC_HAS_ENAWAKEUP)
1398 _enable_wakeup(oh, &v);
1399 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1400 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1401 else
1402 idlemode = HWMOD_IDLEMODE_SMART;
1403 }
1404
1405 /*
1406 * This is special handling for some IPs like
1407 * 32k sync timer. Force them to idle!
1408 */
1409 clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
1410 if (clkdm_act && !(oh->class->sysc->idlemodes &
1411 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1412 idlemode = HWMOD_IDLEMODE_FORCE;
1413
1414 _set_slave_idlemode(oh, idlemode, &v);
1415 }
1416
1417 if (sf & SYSC_HAS_MIDLEMODE) {
1418 if (oh->flags & HWMOD_FORCE_MSTANDBY) {
1419 idlemode = HWMOD_IDLEMODE_FORCE;
1420 } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1421 idlemode = HWMOD_IDLEMODE_NO;
1422 } else {
1423 if (sf & SYSC_HAS_ENAWAKEUP)
1424 _enable_wakeup(oh, &v);
1425 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1426 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1427 else
1428 idlemode = HWMOD_IDLEMODE_SMART;
1429 }
1430 _set_master_standbymode(oh, idlemode, &v);
1431 }
1432
1433 /*
1434 * XXX The clock framework should handle this, by
1435 * calling into this code. But this must wait until the
1436 * clock structures are tagged with omap_hwmod entries
1437 */
1438 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1439 (sf & SYSC_HAS_CLOCKACTIVITY))
1440 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
1441
1442 _write_sysconfig(v, oh);
1443
1444 /*
1445 * Set the autoidle bit only after setting the smartidle bit
1446 * Setting this will not have any impact on the other modules.
1447 */
1448 if (sf & SYSC_HAS_AUTOIDLE) {
1449 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1450 0 : 1;
1451 _set_module_autoidle(oh, idlemode, &v);
1452 _write_sysconfig(v, oh);
1453 }
1454 }
1455
1456 /**
1457 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
1458 * @oh: struct omap_hwmod *
1459 *
1460 * If module is marked as SWSUP_SIDLE, force the module into slave
1461 * idle; otherwise, configure it for smart-idle. If module is marked
1462 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1463 * configure it for smart-standby. No return value.
1464 */
_idle_sysc(struct omap_hwmod * oh)1465 static void _idle_sysc(struct omap_hwmod *oh)
1466 {
1467 u8 idlemode, sf;
1468 u32 v;
1469
1470 if (!oh->class->sysc)
1471 return;
1472
1473 v = oh->_sysc_cache;
1474 sf = oh->class->sysc->sysc_flags;
1475
1476 if (sf & SYSC_HAS_SIDLEMODE) {
1477 if (oh->flags & HWMOD_SWSUP_SIDLE) {
1478 idlemode = HWMOD_IDLEMODE_FORCE;
1479 } else {
1480 if (sf & SYSC_HAS_ENAWAKEUP)
1481 _enable_wakeup(oh, &v);
1482 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
1483 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1484 else
1485 idlemode = HWMOD_IDLEMODE_SMART;
1486 }
1487 _set_slave_idlemode(oh, idlemode, &v);
1488 }
1489
1490 if (sf & SYSC_HAS_MIDLEMODE) {
1491 if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
1492 (oh->flags & HWMOD_FORCE_MSTANDBY)) {
1493 idlemode = HWMOD_IDLEMODE_FORCE;
1494 } else {
1495 if (sf & SYSC_HAS_ENAWAKEUP)
1496 _enable_wakeup(oh, &v);
1497 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1498 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1499 else
1500 idlemode = HWMOD_IDLEMODE_SMART;
1501 }
1502 _set_master_standbymode(oh, idlemode, &v);
1503 }
1504
1505 /* If the cached value is the same as the new value, skip the write */
1506 if (oh->_sysc_cache != v)
1507 _write_sysconfig(v, oh);
1508 }
1509
1510 /**
1511 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
1512 * @oh: struct omap_hwmod *
1513 *
1514 * Force the module into slave idle and master suspend. No return
1515 * value.
1516 */
_shutdown_sysc(struct omap_hwmod * oh)1517 static void _shutdown_sysc(struct omap_hwmod *oh)
1518 {
1519 u32 v;
1520 u8 sf;
1521
1522 if (!oh->class->sysc)
1523 return;
1524
1525 v = oh->_sysc_cache;
1526 sf = oh->class->sysc->sysc_flags;
1527
1528 if (sf & SYSC_HAS_SIDLEMODE)
1529 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1530
1531 if (sf & SYSC_HAS_MIDLEMODE)
1532 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1533
1534 if (sf & SYSC_HAS_AUTOIDLE)
1535 _set_module_autoidle(oh, 1, &v);
1536
1537 _write_sysconfig(v, oh);
1538 }
1539
1540 /**
1541 * _lookup - find an omap_hwmod by name
1542 * @name: find an omap_hwmod by name
1543 *
1544 * Return a pointer to an omap_hwmod by name, or NULL if not found.
1545 */
_lookup(const char * name)1546 static struct omap_hwmod *_lookup(const char *name)
1547 {
1548 struct omap_hwmod *oh, *temp_oh;
1549
1550 oh = NULL;
1551
1552 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1553 if (!strcmp(name, temp_oh->name)) {
1554 oh = temp_oh;
1555 break;
1556 }
1557 }
1558
1559 return oh;
1560 }
1561
1562 /**
1563 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1564 * @oh: struct omap_hwmod *
1565 *
1566 * Convert a clockdomain name stored in a struct omap_hwmod into a
1567 * clockdomain pointer, and save it into the struct omap_hwmod.
1568 * Return -EINVAL if the clkdm_name lookup failed.
1569 */
_init_clkdm(struct omap_hwmod * oh)1570 static int _init_clkdm(struct omap_hwmod *oh)
1571 {
1572 if (!oh->clkdm_name) {
1573 pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
1574 return 0;
1575 }
1576
1577 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1578 if (!oh->clkdm) {
1579 pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
1580 oh->name, oh->clkdm_name);
1581 return 0;
1582 }
1583
1584 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1585 oh->name, oh->clkdm_name);
1586
1587 return 0;
1588 }
1589
1590 /**
1591 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1592 * well the clockdomain.
1593 * @oh: struct omap_hwmod *
1594 * @data: not used; pass NULL
1595 *
1596 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
1597 * Resolves all clock names embedded in the hwmod. Returns 0 on
1598 * success, or a negative error code on failure.
1599 */
_init_clocks(struct omap_hwmod * oh,void * data)1600 static int _init_clocks(struct omap_hwmod *oh, void *data)
1601 {
1602 int ret = 0;
1603
1604 if (oh->_state != _HWMOD_STATE_REGISTERED)
1605 return 0;
1606
1607 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1608
1609 if (soc_ops.init_clkdm)
1610 ret |= soc_ops.init_clkdm(oh);
1611
1612 ret |= _init_main_clk(oh);
1613 ret |= _init_interface_clks(oh);
1614 ret |= _init_opt_clks(oh);
1615
1616 if (!ret)
1617 oh->_state = _HWMOD_STATE_CLKS_INITED;
1618 else
1619 pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
1620
1621 return ret;
1622 }
1623
1624 /**
1625 * _lookup_hardreset - fill register bit info for this hwmod/reset line
1626 * @oh: struct omap_hwmod *
1627 * @name: name of the reset line in the context of this hwmod
1628 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
1629 *
1630 * Return the bit position of the reset line that match the
1631 * input name. Return -ENOENT if not found.
1632 */
_lookup_hardreset(struct omap_hwmod * oh,const char * name,struct omap_hwmod_rst_info * ohri)1633 static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1634 struct omap_hwmod_rst_info *ohri)
1635 {
1636 int i;
1637
1638 for (i = 0; i < oh->rst_lines_cnt; i++) {
1639 const char *rst_line = oh->rst_lines[i].name;
1640 if (!strcmp(rst_line, name)) {
1641 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1642 ohri->st_shift = oh->rst_lines[i].st_shift;
1643 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1644 oh->name, __func__, rst_line, ohri->rst_shift,
1645 ohri->st_shift);
1646
1647 return 0;
1648 }
1649 }
1650
1651 return -ENOENT;
1652 }
1653
1654 /**
1655 * _assert_hardreset - assert the HW reset line of submodules
1656 * contained in the hwmod module.
1657 * @oh: struct omap_hwmod *
1658 * @name: name of the reset line to lookup and assert
1659 *
1660 * Some IP like dsp, ipu or iva contain processor that require an HW
1661 * reset line to be assert / deassert in order to enable fully the IP.
1662 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1663 * asserting the hardreset line on the currently-booted SoC, or passes
1664 * along the return value from _lookup_hardreset() or the SoC's
1665 * assert_hardreset code.
1666 */
_assert_hardreset(struct omap_hwmod * oh,const char * name)1667 static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1668 {
1669 struct omap_hwmod_rst_info ohri;
1670 int ret = -EINVAL;
1671
1672 if (!oh)
1673 return -EINVAL;
1674
1675 if (!soc_ops.assert_hardreset)
1676 return -ENOSYS;
1677
1678 ret = _lookup_hardreset(oh, name, &ohri);
1679 if (ret < 0)
1680 return ret;
1681
1682 ret = soc_ops.assert_hardreset(oh, &ohri);
1683
1684 return ret;
1685 }
1686
1687 /**
1688 * _deassert_hardreset - deassert the HW reset line of submodules contained
1689 * in the hwmod module.
1690 * @oh: struct omap_hwmod *
1691 * @name: name of the reset line to look up and deassert
1692 *
1693 * Some IP like dsp, ipu or iva contain processor that require an HW
1694 * reset line to be assert / deassert in order to enable fully the IP.
1695 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1696 * deasserting the hardreset line on the currently-booted SoC, or passes
1697 * along the return value from _lookup_hardreset() or the SoC's
1698 * deassert_hardreset code.
1699 */
_deassert_hardreset(struct omap_hwmod * oh,const char * name)1700 static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1701 {
1702 struct omap_hwmod_rst_info ohri;
1703 int ret = -EINVAL;
1704 int hwsup = 0;
1705
1706 if (!oh)
1707 return -EINVAL;
1708
1709 if (!soc_ops.deassert_hardreset)
1710 return -ENOSYS;
1711
1712 ret = _lookup_hardreset(oh, name, &ohri);
1713 if (ret < 0)
1714 return ret;
1715
1716 if (oh->clkdm) {
1717 /*
1718 * A clockdomain must be in SW_SUP otherwise reset
1719 * might not be completed. The clockdomain can be set
1720 * in HW_AUTO only when the module become ready.
1721 */
1722 hwsup = clkdm_in_hwsup(oh->clkdm);
1723 ret = clkdm_hwmod_enable(oh->clkdm, oh);
1724 if (ret) {
1725 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1726 oh->name, oh->clkdm->name, ret);
1727 return ret;
1728 }
1729 }
1730
1731 _enable_clocks(oh);
1732 if (soc_ops.enable_module)
1733 soc_ops.enable_module(oh);
1734
1735 ret = soc_ops.deassert_hardreset(oh, &ohri);
1736
1737 if (soc_ops.disable_module)
1738 soc_ops.disable_module(oh);
1739 _disable_clocks(oh);
1740
1741 if (ret == -EBUSY)
1742 pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
1743
1744 if (!ret) {
1745 /*
1746 * Set the clockdomain to HW_AUTO, assuming that the
1747 * previous state was HW_AUTO.
1748 */
1749 if (oh->clkdm && hwsup)
1750 clkdm_allow_idle(oh->clkdm);
1751 } else {
1752 if (oh->clkdm)
1753 clkdm_hwmod_disable(oh->clkdm, oh);
1754 }
1755
1756 return ret;
1757 }
1758
1759 /**
1760 * _read_hardreset - read the HW reset line state of submodules
1761 * contained in the hwmod module
1762 * @oh: struct omap_hwmod *
1763 * @name: name of the reset line to look up and read
1764 *
1765 * Return the state of the reset line. Returns -EINVAL if @oh is
1766 * null, -ENOSYS if we have no way of reading the hardreset line
1767 * status on the currently-booted SoC, or passes along the return
1768 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1769 * code.
1770 */
_read_hardreset(struct omap_hwmod * oh,const char * name)1771 static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1772 {
1773 struct omap_hwmod_rst_info ohri;
1774 int ret = -EINVAL;
1775
1776 if (!oh)
1777 return -EINVAL;
1778
1779 if (!soc_ops.is_hardreset_asserted)
1780 return -ENOSYS;
1781
1782 ret = _lookup_hardreset(oh, name, &ohri);
1783 if (ret < 0)
1784 return ret;
1785
1786 return soc_ops.is_hardreset_asserted(oh, &ohri);
1787 }
1788
1789 /**
1790 * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
1791 * @oh: struct omap_hwmod *
1792 *
1793 * If all hardreset lines associated with @oh are asserted, then return true.
1794 * Otherwise, if part of @oh is out hardreset or if no hardreset lines
1795 * associated with @oh are asserted, then return false.
1796 * This function is used to avoid executing some parts of the IP block
1797 * enable/disable sequence if its hardreset line is set.
1798 */
_are_all_hardreset_lines_asserted(struct omap_hwmod * oh)1799 static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
1800 {
1801 int i, rst_cnt = 0;
1802
1803 if (oh->rst_lines_cnt == 0)
1804 return false;
1805
1806 for (i = 0; i < oh->rst_lines_cnt; i++)
1807 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1808 rst_cnt++;
1809
1810 if (oh->rst_lines_cnt == rst_cnt)
1811 return true;
1812
1813 return false;
1814 }
1815
1816 /**
1817 * _are_any_hardreset_lines_asserted - return true if any part of @oh is
1818 * hard-reset
1819 * @oh: struct omap_hwmod *
1820 *
1821 * If any hardreset lines associated with @oh are asserted, then
1822 * return true. Otherwise, if no hardreset lines associated with @oh
1823 * are asserted, or if @oh has no hardreset lines, then return false.
1824 * This function is used to avoid executing some parts of the IP block
1825 * enable/disable sequence if any hardreset line is set.
1826 */
_are_any_hardreset_lines_asserted(struct omap_hwmod * oh)1827 static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1828 {
1829 int rst_cnt = 0;
1830 int i;
1831
1832 for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
1833 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1834 rst_cnt++;
1835
1836 return (rst_cnt) ? true : false;
1837 }
1838
1839 /**
1840 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1841 * @oh: struct omap_hwmod *
1842 *
1843 * Disable the PRCM module mode related to the hwmod @oh.
1844 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1845 */
_omap4_disable_module(struct omap_hwmod * oh)1846 static int _omap4_disable_module(struct omap_hwmod *oh)
1847 {
1848 int v;
1849
1850 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1851 return -EINVAL;
1852
1853 /*
1854 * Since integration code might still be doing something, only
1855 * disable if all lines are under hardreset.
1856 */
1857 if (_are_any_hardreset_lines_asserted(oh))
1858 return 0;
1859
1860 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1861
1862 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1863 oh->clkdm->cm_inst,
1864 oh->clkdm->clkdm_offs,
1865 oh->prcm.omap4.clkctrl_offs);
1866
1867 v = _omap4_wait_target_disable(oh);
1868 if (v)
1869 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1870 oh->name);
1871
1872 return 0;
1873 }
1874
1875 /**
1876 * _am33xx_disable_module - enable CLKCTRL modulemode on AM33XX
1877 * @oh: struct omap_hwmod *
1878 *
1879 * Disable the PRCM module mode related to the hwmod @oh.
1880 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1881 */
_am33xx_disable_module(struct omap_hwmod * oh)1882 static int _am33xx_disable_module(struct omap_hwmod *oh)
1883 {
1884 int v;
1885
1886 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1887 return -EINVAL;
1888
1889 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1890
1891 if (_are_any_hardreset_lines_asserted(oh))
1892 return 0;
1893
1894 am33xx_cm_module_disable(oh->clkdm->cm_inst, oh->clkdm->clkdm_offs,
1895 oh->prcm.omap4.clkctrl_offs);
1896
1897 v = _am33xx_wait_target_disable(oh);
1898 if (v)
1899 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1900 oh->name);
1901
1902 return 0;
1903 }
1904
1905 /**
1906 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
1907 * @oh: struct omap_hwmod *
1908 *
1909 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
1910 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1911 * reset this way, -EINVAL if the hwmod is in the wrong state,
1912 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1913 *
1914 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
1915 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
1916 * use the SYSCONFIG softreset bit to provide the status.
1917 *
1918 * Note that some IP like McBSP do have reset control but don't have
1919 * reset status.
1920 */
_ocp_softreset(struct omap_hwmod * oh)1921 static int _ocp_softreset(struct omap_hwmod *oh)
1922 {
1923 u32 v;
1924 int c = 0;
1925 int ret = 0;
1926
1927 if (!oh->class->sysc ||
1928 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
1929 return -ENOENT;
1930
1931 /* clocks must be on for this operation */
1932 if (oh->_state != _HWMOD_STATE_ENABLED) {
1933 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1934 oh->name);
1935 return -EINVAL;
1936 }
1937
1938 /* For some modules, all optionnal clocks need to be enabled as well */
1939 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1940 _enable_optional_clocks(oh);
1941
1942 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
1943
1944 v = oh->_sysc_cache;
1945 ret = _set_softreset(oh, &v);
1946 if (ret)
1947 goto dis_opt_clks;
1948
1949 _write_sysconfig(v, oh);
1950
1951 if (oh->class->sysc->srst_udelay)
1952 udelay(oh->class->sysc->srst_udelay);
1953
1954 c = _wait_softreset_complete(oh);
1955 if (c == MAX_MODULE_SOFTRESET_WAIT) {
1956 pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1957 oh->name, MAX_MODULE_SOFTRESET_WAIT);
1958 ret = -ETIMEDOUT;
1959 goto dis_opt_clks;
1960 } else {
1961 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
1962 }
1963
1964 ret = _clear_softreset(oh, &v);
1965 if (ret)
1966 goto dis_opt_clks;
1967
1968 _write_sysconfig(v, oh);
1969
1970 /*
1971 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1972 * _wait_target_ready() or _reset()
1973 */
1974
1975 dis_opt_clks:
1976 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1977 _disable_optional_clocks(oh);
1978
1979 return ret;
1980 }
1981
1982 /**
1983 * _reset - reset an omap_hwmod
1984 * @oh: struct omap_hwmod *
1985 *
1986 * Resets an omap_hwmod @oh. If the module has a custom reset
1987 * function pointer defined, then call it to reset the IP block, and
1988 * pass along its return value to the caller. Otherwise, if the IP
1989 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1990 * associated with it, call a function to reset the IP block via that
1991 * method, and pass along the return value to the caller. Finally, if
1992 * the IP block has some hardreset lines associated with it, assert
1993 * all of those, but do _not_ deassert them. (This is because driver
1994 * authors have expressed an apparent requirement to control the
1995 * deassertion of the hardreset lines themselves.)
1996 *
1997 * The default software reset mechanism for most OMAP IP blocks is
1998 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1999 * hwmods cannot be reset via this method. Some are not targets and
2000 * therefore have no OCP header registers to access. Others (like the
2001 * IVA) have idiosyncratic reset sequences. So for these relatively
2002 * rare cases, custom reset code can be supplied in the struct
2003 * omap_hwmod_class .reset function pointer.
2004 *
2005 * _set_dmadisable() is called to set the DMADISABLE bit so that it
2006 * does not prevent idling of the system. This is necessary for cases
2007 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
2008 * kernel without disabling dma.
2009 *
2010 * Passes along the return value from either _ocp_softreset() or the
2011 * custom reset function - these must return -EINVAL if the hwmod
2012 * cannot be reset this way or if the hwmod is in the wrong state,
2013 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
2014 */
_reset(struct omap_hwmod * oh)2015 static int _reset(struct omap_hwmod *oh)
2016 {
2017 int i, r;
2018
2019 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
2020
2021 if (oh->class->reset) {
2022 r = oh->class->reset(oh);
2023 } else {
2024 if (oh->rst_lines_cnt > 0) {
2025 for (i = 0; i < oh->rst_lines_cnt; i++)
2026 _assert_hardreset(oh, oh->rst_lines[i].name);
2027 return 0;
2028 } else {
2029 r = _ocp_softreset(oh);
2030 if (r == -ENOENT)
2031 r = 0;
2032 }
2033 }
2034
2035 _set_dmadisable(oh);
2036
2037 /*
2038 * OCP_SYSCONFIG bits need to be reprogrammed after a
2039 * softreset. The _enable() function should be split to avoid
2040 * the rewrite of the OCP_SYSCONFIG register.
2041 */
2042 if (oh->class->sysc) {
2043 _update_sysc_cache(oh);
2044 _enable_sysc(oh);
2045 }
2046
2047 return r;
2048 }
2049
2050 /**
2051 * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
2052 *
2053 * Call the appropriate PRM function to clear any logged I/O chain
2054 * wakeups and to reconfigure the chain. This apparently needs to be
2055 * done upon every mux change. Since hwmods can be concurrently
2056 * enabled and idled, hold a spinlock around the I/O chain
2057 * reconfiguration sequence. No return value.
2058 *
2059 * XXX When the PRM code is moved to drivers, this function can be removed,
2060 * as the PRM infrastructure should abstract this.
2061 */
_reconfigure_io_chain(void)2062 static void _reconfigure_io_chain(void)
2063 {
2064 unsigned long flags;
2065
2066 spin_lock_irqsave(&io_chain_lock, flags);
2067
2068 if (cpu_is_omap34xx())
2069 omap3xxx_prm_reconfigure_io_chain();
2070 else if (cpu_is_omap44xx())
2071 omap44xx_prm_reconfigure_io_chain();
2072
2073 spin_unlock_irqrestore(&io_chain_lock, flags);
2074 }
2075
2076 /**
2077 * _omap4_update_context_lost - increment hwmod context loss counter if
2078 * hwmod context was lost, and clear hardware context loss reg
2079 * @oh: hwmod to check for context loss
2080 *
2081 * If the PRCM indicates that the hwmod @oh lost context, increment
2082 * our in-memory context loss counter, and clear the RM_*_CONTEXT
2083 * bits. No return value.
2084 */
_omap4_update_context_lost(struct omap_hwmod * oh)2085 static void _omap4_update_context_lost(struct omap_hwmod *oh)
2086 {
2087 if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
2088 return;
2089
2090 if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2091 oh->clkdm->pwrdm.ptr->prcm_offs,
2092 oh->prcm.omap4.context_offs))
2093 return;
2094
2095 oh->prcm.omap4.context_lost_counter++;
2096 prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
2097 oh->clkdm->pwrdm.ptr->prcm_offs,
2098 oh->prcm.omap4.context_offs);
2099 }
2100
2101 /**
2102 * _omap4_get_context_lost - get context loss counter for a hwmod
2103 * @oh: hwmod to get context loss counter for
2104 *
2105 * Returns the in-memory context loss counter for a hwmod.
2106 */
_omap4_get_context_lost(struct omap_hwmod * oh)2107 static int _omap4_get_context_lost(struct omap_hwmod *oh)
2108 {
2109 return oh->prcm.omap4.context_lost_counter;
2110 }
2111
2112 /**
2113 * _enable_preprogram - Pre-program an IP block during the _enable() process
2114 * @oh: struct omap_hwmod *
2115 *
2116 * Some IP blocks (such as AESS) require some additional programming
2117 * after enable before they can enter idle. If a function pointer to
2118 * do so is present in the hwmod data, then call it and pass along the
2119 * return value; otherwise, return 0.
2120 */
_enable_preprogram(struct omap_hwmod * oh)2121 static int _enable_preprogram(struct omap_hwmod *oh)
2122 {
2123 if (!oh->class->enable_preprogram)
2124 return 0;
2125
2126 return oh->class->enable_preprogram(oh);
2127 }
2128
2129 /**
2130 * _enable - enable an omap_hwmod
2131 * @oh: struct omap_hwmod *
2132 *
2133 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
2134 * register target. Returns -EINVAL if the hwmod is in the wrong
2135 * state or passes along the return value of _wait_target_ready().
2136 */
_enable(struct omap_hwmod * oh)2137 static int _enable(struct omap_hwmod *oh)
2138 {
2139 int r;
2140 int hwsup = 0;
2141
2142 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
2143
2144 /*
2145 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
2146 * state at init. Now that someone is really trying to enable
2147 * them, just ensure that the hwmod mux is set.
2148 */
2149 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
2150 /*
2151 * If the caller has mux data populated, do the mux'ing
2152 * which wouldn't have been done as part of the _enable()
2153 * done during setup.
2154 */
2155 if (oh->mux)
2156 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2157
2158 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
2159 return 0;
2160 }
2161
2162 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
2163 oh->_state != _HWMOD_STATE_IDLE &&
2164 oh->_state != _HWMOD_STATE_DISABLED) {
2165 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
2166 oh->name);
2167 return -EINVAL;
2168 }
2169
2170 /*
2171 * If an IP block contains HW reset lines and all of them are
2172 * asserted, we let integration code associated with that
2173 * block handle the enable. We've received very little
2174 * information on what those driver authors need, and until
2175 * detailed information is provided and the driver code is
2176 * posted to the public lists, this is probably the best we
2177 * can do.
2178 */
2179 if (_are_all_hardreset_lines_asserted(oh))
2180 return 0;
2181
2182 /* Mux pins for device runtime if populated */
2183 if (oh->mux && (!oh->mux->enabled ||
2184 ((oh->_state == _HWMOD_STATE_IDLE) &&
2185 oh->mux->pads_dynamic))) {
2186 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
2187 _reconfigure_io_chain();
2188 } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
2189 _reconfigure_io_chain();
2190 }
2191
2192 _add_initiator_dep(oh, mpu_oh);
2193
2194 if (oh->clkdm) {
2195 /*
2196 * A clockdomain must be in SW_SUP before enabling
2197 * completely the module. The clockdomain can be set
2198 * in HW_AUTO only when the module become ready.
2199 */
2200 hwsup = clkdm_in_hwsup(oh->clkdm) &&
2201 !clkdm_missing_idle_reporting(oh->clkdm);
2202 r = clkdm_hwmod_enable(oh->clkdm, oh);
2203 if (r) {
2204 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
2205 oh->name, oh->clkdm->name, r);
2206 return r;
2207 }
2208 }
2209
2210 _enable_clocks(oh);
2211 if (soc_ops.enable_module)
2212 soc_ops.enable_module(oh);
2213 if (oh->flags & HWMOD_BLOCK_WFI)
2214 cpu_idle_poll_ctrl(true);
2215
2216 if (soc_ops.update_context_lost)
2217 soc_ops.update_context_lost(oh);
2218
2219 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
2220 -EINVAL;
2221 if (!r) {
2222 /*
2223 * Set the clockdomain to HW_AUTO only if the target is ready,
2224 * assuming that the previous state was HW_AUTO
2225 */
2226 if (oh->clkdm && hwsup)
2227 clkdm_allow_idle(oh->clkdm);
2228
2229 oh->_state = _HWMOD_STATE_ENABLED;
2230
2231 /* Access the sysconfig only if the target is ready */
2232 if (oh->class->sysc) {
2233 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
2234 _update_sysc_cache(oh);
2235 _enable_sysc(oh);
2236 }
2237 r = _enable_preprogram(oh);
2238 } else {
2239 if (soc_ops.disable_module)
2240 soc_ops.disable_module(oh);
2241 _disable_clocks(oh);
2242 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
2243 oh->name, r);
2244
2245 if (oh->clkdm)
2246 clkdm_hwmod_disable(oh->clkdm, oh);
2247 }
2248
2249 return r;
2250 }
2251
2252 /**
2253 * _idle - idle an omap_hwmod
2254 * @oh: struct omap_hwmod *
2255 *
2256 * Idles an omap_hwmod @oh. This should be called once the hwmod has
2257 * no further work. Returns -EINVAL if the hwmod is in the wrong
2258 * state or returns 0.
2259 */
_idle(struct omap_hwmod * oh)2260 static int _idle(struct omap_hwmod *oh)
2261 {
2262 pr_debug("omap_hwmod: %s: idling\n", oh->name);
2263
2264 if (oh->_state != _HWMOD_STATE_ENABLED) {
2265 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
2266 oh->name);
2267 return -EINVAL;
2268 }
2269
2270 if (_are_all_hardreset_lines_asserted(oh))
2271 return 0;
2272
2273 if (oh->class->sysc)
2274 _idle_sysc(oh);
2275 _del_initiator_dep(oh, mpu_oh);
2276
2277 if (oh->flags & HWMOD_BLOCK_WFI)
2278 cpu_idle_poll_ctrl(false);
2279 if (soc_ops.disable_module)
2280 soc_ops.disable_module(oh);
2281
2282 /*
2283 * The module must be in idle mode before disabling any parents
2284 * clocks. Otherwise, the parent clock might be disabled before
2285 * the module transition is done, and thus will prevent the
2286 * transition to complete properly.
2287 */
2288 _disable_clocks(oh);
2289 if (oh->clkdm)
2290 clkdm_hwmod_disable(oh->clkdm, oh);
2291
2292 /* Mux pins for device idle if populated */
2293 if (oh->mux && oh->mux->pads_dynamic) {
2294 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
2295 _reconfigure_io_chain();
2296 } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
2297 _reconfigure_io_chain();
2298 }
2299
2300 oh->_state = _HWMOD_STATE_IDLE;
2301
2302 return 0;
2303 }
2304
2305 /**
2306 * _shutdown - shutdown an omap_hwmod
2307 * @oh: struct omap_hwmod *
2308 *
2309 * Shut down an omap_hwmod @oh. This should be called when the driver
2310 * used for the hwmod is removed or unloaded or if the driver is not
2311 * used by the system. Returns -EINVAL if the hwmod is in the wrong
2312 * state or returns 0.
2313 */
_shutdown(struct omap_hwmod * oh)2314 static int _shutdown(struct omap_hwmod *oh)
2315 {
2316 int ret, i;
2317 u8 prev_state;
2318
2319 if (oh->_state != _HWMOD_STATE_IDLE &&
2320 oh->_state != _HWMOD_STATE_ENABLED) {
2321 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2322 oh->name);
2323 return -EINVAL;
2324 }
2325
2326 if (_are_all_hardreset_lines_asserted(oh))
2327 return 0;
2328
2329 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2330
2331 if (oh->class->pre_shutdown) {
2332 prev_state = oh->_state;
2333 if (oh->_state == _HWMOD_STATE_IDLE)
2334 _enable(oh);
2335 ret = oh->class->pre_shutdown(oh);
2336 if (ret) {
2337 if (prev_state == _HWMOD_STATE_IDLE)
2338 _idle(oh);
2339 return ret;
2340 }
2341 }
2342
2343 if (oh->class->sysc) {
2344 if (oh->_state == _HWMOD_STATE_IDLE)
2345 _enable(oh);
2346 _shutdown_sysc(oh);
2347 }
2348
2349 /* clocks and deps are already disabled in idle */
2350 if (oh->_state == _HWMOD_STATE_ENABLED) {
2351 _del_initiator_dep(oh, mpu_oh);
2352 /* XXX what about the other system initiators here? dma, dsp */
2353 if (oh->flags & HWMOD_BLOCK_WFI)
2354 cpu_idle_poll_ctrl(false);
2355 if (soc_ops.disable_module)
2356 soc_ops.disable_module(oh);
2357 _disable_clocks(oh);
2358 if (oh->clkdm)
2359 clkdm_hwmod_disable(oh->clkdm, oh);
2360 }
2361 /* XXX Should this code also force-disable the optional clocks? */
2362
2363 for (i = 0; i < oh->rst_lines_cnt; i++)
2364 _assert_hardreset(oh, oh->rst_lines[i].name);
2365
2366 /* Mux pins to safe mode or use populated off mode values */
2367 if (oh->mux)
2368 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
2369
2370 oh->_state = _HWMOD_STATE_DISABLED;
2371
2372 return 0;
2373 }
2374
of_dev_find_hwmod(struct device_node * np,struct omap_hwmod * oh)2375 static int of_dev_find_hwmod(struct device_node *np,
2376 struct omap_hwmod *oh)
2377 {
2378 int count, i, res;
2379 const char *p;
2380
2381 count = of_property_count_strings(np, "ti,hwmods");
2382 if (count < 1)
2383 return -ENODEV;
2384
2385 for (i = 0; i < count; i++) {
2386 res = of_property_read_string_index(np, "ti,hwmods",
2387 i, &p);
2388 if (res)
2389 continue;
2390 if (!strcmp(p, oh->name)) {
2391 pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
2392 np->name, i, oh->name);
2393 return i;
2394 }
2395 }
2396
2397 return -ENODEV;
2398 }
2399
2400 /**
2401 * of_dev_hwmod_lookup - look up needed hwmod from dt blob
2402 * @np: struct device_node *
2403 * @oh: struct omap_hwmod *
2404 * @index: index of the entry found
2405 * @found: struct device_node * found or NULL
2406 *
2407 * Parse the dt blob and find out needed hwmod. Recursive function is
2408 * implemented to take care hierarchical dt blob parsing.
2409 * Return: Returns 0 on success, -ENODEV when not found.
2410 */
of_dev_hwmod_lookup(struct device_node * np,struct omap_hwmod * oh,int * index,struct device_node ** found)2411 static int of_dev_hwmod_lookup(struct device_node *np,
2412 struct omap_hwmod *oh,
2413 int *index,
2414 struct device_node **found)
2415 {
2416 struct device_node *np0 = NULL;
2417 int res;
2418
2419 res = of_dev_find_hwmod(np, oh);
2420 if (res >= 0) {
2421 *found = np;
2422 *index = res;
2423 return 0;
2424 }
2425
2426 for_each_child_of_node(np, np0) {
2427 struct device_node *fc;
2428 int i;
2429
2430 res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
2431 if (res == 0) {
2432 *found = fc;
2433 *index = i;
2434 return 0;
2435 }
2436 }
2437
2438 *found = NULL;
2439 *index = 0;
2440
2441 return -ENODEV;
2442 }
2443
2444 /**
2445 * _init_mpu_rt_base - populate the virtual address for a hwmod
2446 * @oh: struct omap_hwmod * to locate the virtual address
2447 * @data: (unused, caller should pass NULL)
2448 * @index: index of the reg entry iospace in device tree
2449 * @np: struct device_node * of the IP block's device node in the DT data
2450 *
2451 * Cache the virtual address used by the MPU to access this IP block's
2452 * registers. This address is needed early so the OCP registers that
2453 * are part of the device's address space can be ioremapped properly.
2454 *
2455 * If SYSC access is not needed, the registers will not be remapped
2456 * and non-availability of MPU access is not treated as an error.
2457 *
2458 * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
2459 * -ENXIO on absent or invalid register target address space.
2460 */
_init_mpu_rt_base(struct omap_hwmod * oh,void * data,int index,struct device_node * np)2461 static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
2462 int index, struct device_node *np)
2463 {
2464 struct omap_hwmod_addr_space *mem;
2465 void __iomem *va_start = NULL;
2466
2467 if (!oh)
2468 return -EINVAL;
2469
2470 _save_mpu_port_index(oh);
2471
2472 /* if we don't need sysc access we don't need to ioremap */
2473 if (!oh->class->sysc)
2474 return 0;
2475
2476 /* we can't continue without MPU PORT if we need sysc access */
2477 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2478 return -ENXIO;
2479
2480 mem = _find_mpu_rt_addr_space(oh);
2481 if (!mem) {
2482 pr_debug("omap_hwmod: %s: no MPU register target found\n",
2483 oh->name);
2484
2485 /* Extract the IO space from device tree blob */
2486 if (!np) {
2487 pr_err("omap_hwmod: %s: no dt node\n", oh->name);
2488 return -ENXIO;
2489 }
2490
2491 va_start = of_iomap(np, index + oh->mpu_rt_idx);
2492 } else {
2493 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
2494 }
2495
2496 if (!va_start) {
2497 if (mem)
2498 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
2499 else
2500 pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
2501 oh->name, index, np->full_name);
2502 return -ENXIO;
2503 }
2504
2505 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2506 oh->name, va_start);
2507
2508 oh->_mpu_rt_va = va_start;
2509 return 0;
2510 }
2511
2512 /**
2513 * _init - initialize internal data for the hwmod @oh
2514 * @oh: struct omap_hwmod *
2515 * @n: (unused)
2516 *
2517 * Look up the clocks and the address space used by the MPU to access
2518 * registers belonging to the hwmod @oh. @oh must already be
2519 * registered at this point. This is the first of two phases for
2520 * hwmod initialization. Code called here does not touch any hardware
2521 * registers, it simply prepares internal data structures. Returns 0
2522 * upon success or if the hwmod isn't registered or if the hwmod's
2523 * address space is not defined, or -EINVAL upon failure.
2524 */
_init(struct omap_hwmod * oh,void * data)2525 static int __init _init(struct omap_hwmod *oh, void *data)
2526 {
2527 int r, index;
2528 struct device_node *np = NULL;
2529
2530 if (oh->_state != _HWMOD_STATE_REGISTERED)
2531 return 0;
2532
2533 if (of_have_populated_dt()) {
2534 struct device_node *bus;
2535
2536 bus = of_find_node_by_name(NULL, "ocp");
2537 if (!bus)
2538 return -ENODEV;
2539
2540 r = of_dev_hwmod_lookup(bus, oh, &index, &np);
2541 if (r)
2542 pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
2543 else if (np && index)
2544 pr_warn("omap_hwmod: %s using broken dt data from %s\n",
2545 oh->name, np->name);
2546 }
2547
2548 r = _init_mpu_rt_base(oh, NULL, index, np);
2549 if (r < 0) {
2550 WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
2551 oh->name);
2552 return 0;
2553 }
2554
2555 r = _init_clocks(oh, NULL);
2556 if (r < 0) {
2557 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2558 return -EINVAL;
2559 }
2560
2561 if (np) {
2562 if (of_find_property(np, "ti,no-reset-on-init", NULL))
2563 oh->flags |= HWMOD_INIT_NO_RESET;
2564 if (of_find_property(np, "ti,no-idle-on-init", NULL))
2565 oh->flags |= HWMOD_INIT_NO_IDLE;
2566 }
2567
2568 oh->_state = _HWMOD_STATE_INITIALIZED;
2569
2570 return 0;
2571 }
2572
2573 /**
2574 * _setup_iclk_autoidle - configure an IP block's interface clocks
2575 * @oh: struct omap_hwmod *
2576 *
2577 * Set up the module's interface clocks. XXX This function is still mostly
2578 * a stub; implementing this properly requires iclk autoidle usecounting in
2579 * the clock code. No return value.
2580 */
_setup_iclk_autoidle(struct omap_hwmod * oh)2581 static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
2582 {
2583 struct omap_hwmod_ocp_if *os;
2584 struct list_head *p;
2585 int i = 0;
2586 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2587 return;
2588
2589 p = oh->slave_ports.next;
2590
2591 while (i < oh->slaves_cnt) {
2592 os = _fetch_next_ocp_if(&p, &i);
2593 if (!os->_clk)
2594 continue;
2595
2596 if (os->flags & OCPIF_SWSUP_IDLE) {
2597 /* XXX omap_iclk_deny_idle(c); */
2598 } else {
2599 /* XXX omap_iclk_allow_idle(c); */
2600 clk_enable(os->_clk);
2601 }
2602 }
2603
2604 return;
2605 }
2606
2607 /**
2608 * _setup_reset - reset an IP block during the setup process
2609 * @oh: struct omap_hwmod *
2610 *
2611 * Reset the IP block corresponding to the hwmod @oh during the setup
2612 * process. The IP block is first enabled so it can be successfully
2613 * reset. Returns 0 upon success or a negative error code upon
2614 * failure.
2615 */
_setup_reset(struct omap_hwmod * oh)2616 static int __init _setup_reset(struct omap_hwmod *oh)
2617 {
2618 int r;
2619
2620 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2621 return -EINVAL;
2622
2623 if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
2624 return -EPERM;
2625
2626 if (oh->rst_lines_cnt == 0) {
2627 r = _enable(oh);
2628 if (r) {
2629 pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2630 oh->name, oh->_state);
2631 return -EINVAL;
2632 }
2633 }
2634
2635 if (!(oh->flags & HWMOD_INIT_NO_RESET))
2636 r = _reset(oh);
2637
2638 return r;
2639 }
2640
2641 /**
2642 * _setup_postsetup - transition to the appropriate state after _setup
2643 * @oh: struct omap_hwmod *
2644 *
2645 * Place an IP block represented by @oh into a "post-setup" state --
2646 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2647 * this function is called at the end of _setup().) The postsetup
2648 * state for an IP block can be changed by calling
2649 * omap_hwmod_enter_postsetup_state() early in the boot process,
2650 * before one of the omap_hwmod_setup*() functions are called for the
2651 * IP block.
2652 *
2653 * The IP block stays in this state until a PM runtime-based driver is
2654 * loaded for that IP block. A post-setup state of IDLE is
2655 * appropriate for almost all IP blocks with runtime PM-enabled
2656 * drivers, since those drivers are able to enable the IP block. A
2657 * post-setup state of ENABLED is appropriate for kernels with PM
2658 * runtime disabled. The DISABLED state is appropriate for unusual IP
2659 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2660 * included, since the WDTIMER starts running on reset and will reset
2661 * the MPU if left active.
2662 *
2663 * This post-setup mechanism is deprecated. Once all of the OMAP
2664 * drivers have been converted to use PM runtime, and all of the IP
2665 * block data and interconnect data is available to the hwmod code, it
2666 * should be possible to replace this mechanism with a "lazy reset"
2667 * arrangement. In a "lazy reset" setup, each IP block is enabled
2668 * when the driver first probes, then all remaining IP blocks without
2669 * drivers are either shut down or enabled after the drivers have
2670 * loaded. However, this cannot take place until the above
2671 * preconditions have been met, since otherwise the late reset code
2672 * has no way of knowing which IP blocks are in use by drivers, and
2673 * which ones are unused.
2674 *
2675 * No return value.
2676 */
_setup_postsetup(struct omap_hwmod * oh)2677 static void __init _setup_postsetup(struct omap_hwmod *oh)
2678 {
2679 u8 postsetup_state;
2680
2681 if (oh->rst_lines_cnt > 0)
2682 return;
2683
2684 postsetup_state = oh->_postsetup_state;
2685 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2686 postsetup_state = _HWMOD_STATE_ENABLED;
2687
2688 /*
2689 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2690 * it should be set by the core code as a runtime flag during startup
2691 */
2692 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
2693 (postsetup_state == _HWMOD_STATE_IDLE)) {
2694 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2695 postsetup_state = _HWMOD_STATE_ENABLED;
2696 }
2697
2698 if (postsetup_state == _HWMOD_STATE_IDLE)
2699 _idle(oh);
2700 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2701 _shutdown(oh);
2702 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2703 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2704 oh->name, postsetup_state);
2705
2706 return;
2707 }
2708
2709 /**
2710 * _setup - prepare IP block hardware for use
2711 * @oh: struct omap_hwmod *
2712 * @n: (unused, pass NULL)
2713 *
2714 * Configure the IP block represented by @oh. This may include
2715 * enabling the IP block, resetting it, and placing it into a
2716 * post-setup state, depending on the type of IP block and applicable
2717 * flags. IP blocks are reset to prevent any previous configuration
2718 * by the bootloader or previous operating system from interfering
2719 * with power management or other parts of the system. The reset can
2720 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2721 * two phases for hwmod initialization. Code called here generally
2722 * affects the IP block hardware, or system integration hardware
2723 * associated with the IP block. Returns 0.
2724 */
_setup(struct omap_hwmod * oh,void * data)2725 static int __init _setup(struct omap_hwmod *oh, void *data)
2726 {
2727 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2728 return 0;
2729
2730 _setup_iclk_autoidle(oh);
2731
2732 if (!_setup_reset(oh))
2733 _setup_postsetup(oh);
2734
2735 return 0;
2736 }
2737
2738 /**
2739 * _register - register a struct omap_hwmod
2740 * @oh: struct omap_hwmod *
2741 *
2742 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2743 * already has been registered by the same name; -EINVAL if the
2744 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2745 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2746 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2747 * success.
2748 *
2749 * XXX The data should be copied into bootmem, so the original data
2750 * should be marked __initdata and freed after init. This would allow
2751 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2752 * that the copy process would be relatively complex due to the large number
2753 * of substructures.
2754 */
_register(struct omap_hwmod * oh)2755 static int __init _register(struct omap_hwmod *oh)
2756 {
2757 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2758 (oh->_state != _HWMOD_STATE_UNKNOWN))
2759 return -EINVAL;
2760
2761 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2762
2763 if (_lookup(oh->name))
2764 return -EEXIST;
2765
2766 list_add_tail(&oh->node, &omap_hwmod_list);
2767
2768 INIT_LIST_HEAD(&oh->master_ports);
2769 INIT_LIST_HEAD(&oh->slave_ports);
2770 spin_lock_init(&oh->_lock);
2771
2772 oh->_state = _HWMOD_STATE_REGISTERED;
2773
2774 /*
2775 * XXX Rather than doing a strcmp(), this should test a flag
2776 * set in the hwmod data, inserted by the autogenerator code.
2777 */
2778 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2779 mpu_oh = oh;
2780
2781 return 0;
2782 }
2783
2784 /**
2785 * _alloc_links - return allocated memory for hwmod links
2786 * @ml: pointer to a struct omap_hwmod_link * for the master link
2787 * @sl: pointer to a struct omap_hwmod_link * for the slave link
2788 *
2789 * Return pointers to two struct omap_hwmod_link records, via the
2790 * addresses pointed to by @ml and @sl. Will first attempt to return
2791 * memory allocated as part of a large initial block, but if that has
2792 * been exhausted, will allocate memory itself. Since ideally this
2793 * second allocation path will never occur, the number of these
2794 * 'supplemental' allocations will be logged when debugging is
2795 * enabled. Returns 0.
2796 */
_alloc_links(struct omap_hwmod_link ** ml,struct omap_hwmod_link ** sl)2797 static int __init _alloc_links(struct omap_hwmod_link **ml,
2798 struct omap_hwmod_link **sl)
2799 {
2800 unsigned int sz;
2801
2802 if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2803 *ml = &linkspace[free_ls++];
2804 *sl = &linkspace[free_ls++];
2805 return 0;
2806 }
2807
2808 sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2809
2810 *sl = NULL;
2811 *ml = memblock_virt_alloc(sz, 0);
2812
2813 *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2814
2815 ls_supp++;
2816 pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2817 ls_supp * LINKS_PER_OCP_IF);
2818
2819 return 0;
2820 };
2821
2822 /**
2823 * _add_link - add an interconnect between two IP blocks
2824 * @oi: pointer to a struct omap_hwmod_ocp_if record
2825 *
2826 * Add struct omap_hwmod_link records connecting the master IP block
2827 * specified in @oi->master to @oi, and connecting the slave IP block
2828 * specified in @oi->slave to @oi. This code is assumed to run before
2829 * preemption or SMP has been enabled, thus avoiding the need for
2830 * locking in this code. Changes to this assumption will require
2831 * additional locking. Returns 0.
2832 */
_add_link(struct omap_hwmod_ocp_if * oi)2833 static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2834 {
2835 struct omap_hwmod_link *ml, *sl;
2836
2837 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2838 oi->slave->name);
2839
2840 _alloc_links(&ml, &sl);
2841
2842 ml->ocp_if = oi;
2843 INIT_LIST_HEAD(&ml->node);
2844 list_add(&ml->node, &oi->master->master_ports);
2845 oi->master->masters_cnt++;
2846
2847 sl->ocp_if = oi;
2848 INIT_LIST_HEAD(&sl->node);
2849 list_add(&sl->node, &oi->slave->slave_ports);
2850 oi->slave->slaves_cnt++;
2851
2852 return 0;
2853 }
2854
2855 /**
2856 * _register_link - register a struct omap_hwmod_ocp_if
2857 * @oi: struct omap_hwmod_ocp_if *
2858 *
2859 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2860 * has already been registered; -EINVAL if @oi is NULL or if the
2861 * record pointed to by @oi is missing required fields; or 0 upon
2862 * success.
2863 *
2864 * XXX The data should be copied into bootmem, so the original data
2865 * should be marked __initdata and freed after init. This would allow
2866 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2867 */
_register_link(struct omap_hwmod_ocp_if * oi)2868 static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2869 {
2870 if (!oi || !oi->master || !oi->slave || !oi->user)
2871 return -EINVAL;
2872
2873 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2874 return -EEXIST;
2875
2876 pr_debug("omap_hwmod: registering link from %s to %s\n",
2877 oi->master->name, oi->slave->name);
2878
2879 /*
2880 * Register the connected hwmods, if they haven't been
2881 * registered already
2882 */
2883 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2884 _register(oi->master);
2885
2886 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2887 _register(oi->slave);
2888
2889 _add_link(oi);
2890
2891 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2892
2893 return 0;
2894 }
2895
2896 /**
2897 * _alloc_linkspace - allocate large block of hwmod links
2898 * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2899 *
2900 * Allocate a large block of struct omap_hwmod_link records. This
2901 * improves boot time significantly by avoiding the need to allocate
2902 * individual records one by one. If the number of records to
2903 * allocate in the block hasn't been manually specified, this function
2904 * will count the number of struct omap_hwmod_ocp_if records in @ois
2905 * and use that to determine the allocation size. For SoC families
2906 * that require multiple list registrations, such as OMAP3xxx, this
2907 * estimation process isn't optimal, so manual estimation is advised
2908 * in those cases. Returns -EEXIST if the allocation has already occurred
2909 * or 0 upon success.
2910 */
_alloc_linkspace(struct omap_hwmod_ocp_if ** ois)2911 static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2912 {
2913 unsigned int i = 0;
2914 unsigned int sz;
2915
2916 if (linkspace) {
2917 WARN(1, "linkspace already allocated\n");
2918 return -EEXIST;
2919 }
2920
2921 if (max_ls == 0)
2922 while (ois[i++])
2923 max_ls += LINKS_PER_OCP_IF;
2924
2925 sz = sizeof(struct omap_hwmod_link) * max_ls;
2926
2927 pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2928 __func__, sz, max_ls);
2929
2930 linkspace = memblock_virt_alloc(sz, 0);
2931
2932 return 0;
2933 }
2934
2935 /* Static functions intended only for use in soc_ops field function pointers */
2936
2937 /**
2938 * _omap2xxx_wait_target_ready - wait for a module to leave slave idle
2939 * @oh: struct omap_hwmod *
2940 *
2941 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2942 * does not have an IDLEST bit or if the module successfully leaves
2943 * slave idle; otherwise, pass along the return value of the
2944 * appropriate *_cm*_wait_module_ready() function.
2945 */
_omap2xxx_wait_target_ready(struct omap_hwmod * oh)2946 static int _omap2xxx_wait_target_ready(struct omap_hwmod *oh)
2947 {
2948 if (!oh)
2949 return -EINVAL;
2950
2951 if (oh->flags & HWMOD_NO_IDLEST)
2952 return 0;
2953
2954 if (!_find_mpu_rt_port(oh))
2955 return 0;
2956
2957 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2958
2959 return omap2xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2960 oh->prcm.omap2.idlest_reg_id,
2961 oh->prcm.omap2.idlest_idle_bit);
2962 }
2963
2964 /**
2965 * _omap3xxx_wait_target_ready - wait for a module to leave slave idle
2966 * @oh: struct omap_hwmod *
2967 *
2968 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2969 * does not have an IDLEST bit or if the module successfully leaves
2970 * slave idle; otherwise, pass along the return value of the
2971 * appropriate *_cm*_wait_module_ready() function.
2972 */
_omap3xxx_wait_target_ready(struct omap_hwmod * oh)2973 static int _omap3xxx_wait_target_ready(struct omap_hwmod *oh)
2974 {
2975 if (!oh)
2976 return -EINVAL;
2977
2978 if (oh->flags & HWMOD_NO_IDLEST)
2979 return 0;
2980
2981 if (!_find_mpu_rt_port(oh))
2982 return 0;
2983
2984 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2985
2986 return omap3xxx_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2987 oh->prcm.omap2.idlest_reg_id,
2988 oh->prcm.omap2.idlest_idle_bit);
2989 }
2990
2991 /**
2992 * _omap4_wait_target_ready - wait for a module to leave slave idle
2993 * @oh: struct omap_hwmod *
2994 *
2995 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2996 * does not have an IDLEST bit or if the module successfully leaves
2997 * slave idle; otherwise, pass along the return value of the
2998 * appropriate *_cm*_wait_module_ready() function.
2999 */
_omap4_wait_target_ready(struct omap_hwmod * oh)3000 static int _omap4_wait_target_ready(struct omap_hwmod *oh)
3001 {
3002 if (!oh)
3003 return -EINVAL;
3004
3005 if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
3006 return 0;
3007
3008 if (!_find_mpu_rt_port(oh))
3009 return 0;
3010
3011 /* XXX check module SIDLEMODE, hardreset status */
3012
3013 return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
3014 oh->clkdm->cm_inst,
3015 oh->clkdm->clkdm_offs,
3016 oh->prcm.omap4.clkctrl_offs);
3017 }
3018
3019 /**
3020 * _am33xx_wait_target_ready - wait for a module to leave slave idle
3021 * @oh: struct omap_hwmod *
3022 *
3023 * Wait for a module @oh to leave slave idle. Returns 0 if the module
3024 * does not have an IDLEST bit or if the module successfully leaves
3025 * slave idle; otherwise, pass along the return value of the
3026 * appropriate *_cm*_wait_module_ready() function.
3027 */
_am33xx_wait_target_ready(struct omap_hwmod * oh)3028 static int _am33xx_wait_target_ready(struct omap_hwmod *oh)
3029 {
3030 if (!oh || !oh->clkdm)
3031 return -EINVAL;
3032
3033 if (oh->flags & HWMOD_NO_IDLEST)
3034 return 0;
3035
3036 if (!_find_mpu_rt_port(oh))
3037 return 0;
3038
3039 /* XXX check module SIDLEMODE, hardreset status */
3040
3041 return am33xx_cm_wait_module_ready(oh->clkdm->cm_inst,
3042 oh->clkdm->clkdm_offs,
3043 oh->prcm.omap4.clkctrl_offs);
3044 }
3045
3046 /**
3047 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
3048 * @oh: struct omap_hwmod * to assert hardreset
3049 * @ohri: hardreset line data
3050 *
3051 * Call omap2_prm_assert_hardreset() with parameters extracted from
3052 * the hwmod @oh and the hardreset line data @ohri. Only intended for
3053 * use as an soc_ops function pointer. Passes along the return value
3054 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
3055 * for removal when the PRM code is moved into drivers/.
3056 */
_omap2_assert_hardreset(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3057 static int _omap2_assert_hardreset(struct omap_hwmod *oh,
3058 struct omap_hwmod_rst_info *ohri)
3059 {
3060 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
3061 ohri->rst_shift);
3062 }
3063
3064 /**
3065 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
3066 * @oh: struct omap_hwmod * to deassert hardreset
3067 * @ohri: hardreset line data
3068 *
3069 * Call omap2_prm_deassert_hardreset() with parameters extracted from
3070 * the hwmod @oh and the hardreset line data @ohri. Only intended for
3071 * use as an soc_ops function pointer. Passes along the return value
3072 * from omap2_prm_deassert_hardreset(). XXX This function is
3073 * scheduled for removal when the PRM code is moved into drivers/.
3074 */
_omap2_deassert_hardreset(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3075 static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
3076 struct omap_hwmod_rst_info *ohri)
3077 {
3078 return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
3079 ohri->rst_shift,
3080 ohri->st_shift);
3081 }
3082
3083 /**
3084 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
3085 * @oh: struct omap_hwmod * to test hardreset
3086 * @ohri: hardreset line data
3087 *
3088 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
3089 * from the hwmod @oh and the hardreset line data @ohri. Only
3090 * intended for use as an soc_ops function pointer. Passes along the
3091 * return value from omap2_prm_is_hardreset_asserted(). XXX This
3092 * function is scheduled for removal when the PRM code is moved into
3093 * drivers/.
3094 */
_omap2_is_hardreset_asserted(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3095 static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
3096 struct omap_hwmod_rst_info *ohri)
3097 {
3098 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
3099 ohri->st_shift);
3100 }
3101
3102 /**
3103 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3104 * @oh: struct omap_hwmod * to assert hardreset
3105 * @ohri: hardreset line data
3106 *
3107 * Call omap4_prminst_assert_hardreset() with parameters extracted
3108 * from the hwmod @oh and the hardreset line data @ohri. Only
3109 * intended for use as an soc_ops function pointer. Passes along the
3110 * return value from omap4_prminst_assert_hardreset(). XXX This
3111 * function is scheduled for removal when the PRM code is moved into
3112 * drivers/.
3113 */
_omap4_assert_hardreset(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3114 static int _omap4_assert_hardreset(struct omap_hwmod *oh,
3115 struct omap_hwmod_rst_info *ohri)
3116 {
3117 if (!oh->clkdm)
3118 return -EINVAL;
3119
3120 return omap4_prminst_assert_hardreset(ohri->rst_shift,
3121 oh->clkdm->pwrdm.ptr->prcm_partition,
3122 oh->clkdm->pwrdm.ptr->prcm_offs,
3123 oh->prcm.omap4.rstctrl_offs);
3124 }
3125
3126 /**
3127 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
3128 * @oh: struct omap_hwmod * to deassert hardreset
3129 * @ohri: hardreset line data
3130 *
3131 * Call omap4_prminst_deassert_hardreset() with parameters extracted
3132 * from the hwmod @oh and the hardreset line data @ohri. Only
3133 * intended for use as an soc_ops function pointer. Passes along the
3134 * return value from omap4_prminst_deassert_hardreset(). XXX This
3135 * function is scheduled for removal when the PRM code is moved into
3136 * drivers/.
3137 */
_omap4_deassert_hardreset(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3138 static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
3139 struct omap_hwmod_rst_info *ohri)
3140 {
3141 if (!oh->clkdm)
3142 return -EINVAL;
3143
3144 if (ohri->st_shift)
3145 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
3146 oh->name, ohri->name);
3147 return omap4_prminst_deassert_hardreset(ohri->rst_shift,
3148 oh->clkdm->pwrdm.ptr->prcm_partition,
3149 oh->clkdm->pwrdm.ptr->prcm_offs,
3150 oh->prcm.omap4.rstctrl_offs);
3151 }
3152
3153 /**
3154 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
3155 * @oh: struct omap_hwmod * to test hardreset
3156 * @ohri: hardreset line data
3157 *
3158 * Call omap4_prminst_is_hardreset_asserted() with parameters
3159 * extracted from the hwmod @oh and the hardreset line data @ohri.
3160 * Only intended for use as an soc_ops function pointer. Passes along
3161 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
3162 * This function is scheduled for removal when the PRM code is moved
3163 * into drivers/.
3164 */
_omap4_is_hardreset_asserted(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3165 static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
3166 struct omap_hwmod_rst_info *ohri)
3167 {
3168 if (!oh->clkdm)
3169 return -EINVAL;
3170
3171 return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
3172 oh->clkdm->pwrdm.ptr->prcm_partition,
3173 oh->clkdm->pwrdm.ptr->prcm_offs,
3174 oh->prcm.omap4.rstctrl_offs);
3175 }
3176
3177 /**
3178 * _am33xx_assert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3179 * @oh: struct omap_hwmod * to assert hardreset
3180 * @ohri: hardreset line data
3181 *
3182 * Call am33xx_prminst_assert_hardreset() with parameters extracted
3183 * from the hwmod @oh and the hardreset line data @ohri. Only
3184 * intended for use as an soc_ops function pointer. Passes along the
3185 * return value from am33xx_prminst_assert_hardreset(). XXX This
3186 * function is scheduled for removal when the PRM code is moved into
3187 * drivers/.
3188 */
_am33xx_assert_hardreset(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3189 static int _am33xx_assert_hardreset(struct omap_hwmod *oh,
3190 struct omap_hwmod_rst_info *ohri)
3191
3192 {
3193 return am33xx_prm_assert_hardreset(ohri->rst_shift,
3194 oh->clkdm->pwrdm.ptr->prcm_offs,
3195 oh->prcm.omap4.rstctrl_offs);
3196 }
3197
3198 /**
3199 * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
3200 * @oh: struct omap_hwmod * to deassert hardreset
3201 * @ohri: hardreset line data
3202 *
3203 * Call am33xx_prminst_deassert_hardreset() with parameters extracted
3204 * from the hwmod @oh and the hardreset line data @ohri. Only
3205 * intended for use as an soc_ops function pointer. Passes along the
3206 * return value from am33xx_prminst_deassert_hardreset(). XXX This
3207 * function is scheduled for removal when the PRM code is moved into
3208 * drivers/.
3209 */
_am33xx_deassert_hardreset(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3210 static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
3211 struct omap_hwmod_rst_info *ohri)
3212 {
3213 return am33xx_prm_deassert_hardreset(ohri->rst_shift,
3214 ohri->st_shift,
3215 oh->clkdm->pwrdm.ptr->prcm_offs,
3216 oh->prcm.omap4.rstctrl_offs,
3217 oh->prcm.omap4.rstst_offs);
3218 }
3219
3220 /**
3221 * _am33xx_is_hardreset_asserted - call AM33XX PRM hardreset fn with hwmod args
3222 * @oh: struct omap_hwmod * to test hardreset
3223 * @ohri: hardreset line data
3224 *
3225 * Call am33xx_prminst_is_hardreset_asserted() with parameters
3226 * extracted from the hwmod @oh and the hardreset line data @ohri.
3227 * Only intended for use as an soc_ops function pointer. Passes along
3228 * the return value from am33xx_prminst_is_hardreset_asserted(). XXX
3229 * This function is scheduled for removal when the PRM code is moved
3230 * into drivers/.
3231 */
_am33xx_is_hardreset_asserted(struct omap_hwmod * oh,struct omap_hwmod_rst_info * ohri)3232 static int _am33xx_is_hardreset_asserted(struct omap_hwmod *oh,
3233 struct omap_hwmod_rst_info *ohri)
3234 {
3235 return am33xx_prm_is_hardreset_asserted(ohri->rst_shift,
3236 oh->clkdm->pwrdm.ptr->prcm_offs,
3237 oh->prcm.omap4.rstctrl_offs);
3238 }
3239
3240 /* Public functions */
3241
omap_hwmod_read(struct omap_hwmod * oh,u16 reg_offs)3242 u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
3243 {
3244 if (oh->flags & HWMOD_16BIT_REG)
3245 return readw_relaxed(oh->_mpu_rt_va + reg_offs);
3246 else
3247 return readl_relaxed(oh->_mpu_rt_va + reg_offs);
3248 }
3249
omap_hwmod_write(u32 v,struct omap_hwmod * oh,u16 reg_offs)3250 void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
3251 {
3252 if (oh->flags & HWMOD_16BIT_REG)
3253 writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
3254 else
3255 writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
3256 }
3257
3258 /**
3259 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
3260 * @oh: struct omap_hwmod *
3261 *
3262 * This is a public function exposed to drivers. Some drivers may need to do
3263 * some settings before and after resetting the device. Those drivers after
3264 * doing the necessary settings could use this function to start a reset by
3265 * setting the SYSCONFIG.SOFTRESET bit.
3266 */
omap_hwmod_softreset(struct omap_hwmod * oh)3267 int omap_hwmod_softreset(struct omap_hwmod *oh)
3268 {
3269 u32 v;
3270 int ret;
3271
3272 if (!oh || !(oh->_sysc_cache))
3273 return -EINVAL;
3274
3275 v = oh->_sysc_cache;
3276 ret = _set_softreset(oh, &v);
3277 if (ret)
3278 goto error;
3279 _write_sysconfig(v, oh);
3280
3281 ret = _clear_softreset(oh, &v);
3282 if (ret)
3283 goto error;
3284 _write_sysconfig(v, oh);
3285
3286 error:
3287 return ret;
3288 }
3289
3290 /**
3291 * omap_hwmod_lookup - look up a registered omap_hwmod by name
3292 * @name: name of the omap_hwmod to look up
3293 *
3294 * Given a @name of an omap_hwmod, return a pointer to the registered
3295 * struct omap_hwmod *, or NULL upon error.
3296 */
omap_hwmod_lookup(const char * name)3297 struct omap_hwmod *omap_hwmod_lookup(const char *name)
3298 {
3299 struct omap_hwmod *oh;
3300
3301 if (!name)
3302 return NULL;
3303
3304 oh = _lookup(name);
3305
3306 return oh;
3307 }
3308
3309 /**
3310 * omap_hwmod_for_each - call function for each registered omap_hwmod
3311 * @fn: pointer to a callback function
3312 * @data: void * data to pass to callback function
3313 *
3314 * Call @fn for each registered omap_hwmod, passing @data to each
3315 * function. @fn must return 0 for success or any other value for
3316 * failure. If @fn returns non-zero, the iteration across omap_hwmods
3317 * will stop and the non-zero return value will be passed to the
3318 * caller of omap_hwmod_for_each(). @fn is called with
3319 * omap_hwmod_for_each() held.
3320 */
omap_hwmod_for_each(int (* fn)(struct omap_hwmod * oh,void * data),void * data)3321 int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
3322 void *data)
3323 {
3324 struct omap_hwmod *temp_oh;
3325 int ret = 0;
3326
3327 if (!fn)
3328 return -EINVAL;
3329
3330 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3331 ret = (*fn)(temp_oh, data);
3332 if (ret)
3333 break;
3334 }
3335
3336 return ret;
3337 }
3338
3339 /**
3340 * omap_hwmod_register_links - register an array of hwmod links
3341 * @ois: pointer to an array of omap_hwmod_ocp_if to register
3342 *
3343 * Intended to be called early in boot before the clock framework is
3344 * initialized. If @ois is not null, will register all omap_hwmods
3345 * listed in @ois that are valid for this chip. Returns -EINVAL if
3346 * omap_hwmod_init() hasn't been called before calling this function,
3347 * -ENOMEM if the link memory area can't be allocated, or 0 upon
3348 * success.
3349 */
omap_hwmod_register_links(struct omap_hwmod_ocp_if ** ois)3350 int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
3351 {
3352 int r, i;
3353
3354 if (!inited)
3355 return -EINVAL;
3356
3357 if (!ois)
3358 return 0;
3359
3360 if (ois[0] == NULL) /* Empty list */
3361 return 0;
3362
3363 if (!linkspace) {
3364 if (_alloc_linkspace(ois)) {
3365 pr_err("omap_hwmod: could not allocate link space\n");
3366 return -ENOMEM;
3367 }
3368 }
3369
3370 i = 0;
3371 do {
3372 r = _register_link(ois[i]);
3373 WARN(r && r != -EEXIST,
3374 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
3375 ois[i]->master->name, ois[i]->slave->name, r);
3376 } while (ois[++i]);
3377
3378 return 0;
3379 }
3380
3381 /**
3382 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
3383 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
3384 *
3385 * If the hwmod data corresponding to the MPU subsystem IP block
3386 * hasn't been initialized and set up yet, do so now. This must be
3387 * done first since sleep dependencies may be added from other hwmods
3388 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
3389 * return value.
3390 */
_ensure_mpu_hwmod_is_setup(struct omap_hwmod * oh)3391 static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
3392 {
3393 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
3394 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
3395 __func__, MPU_INITIATOR_NAME);
3396 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
3397 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
3398 }
3399
3400 /**
3401 * omap_hwmod_setup_one - set up a single hwmod
3402 * @oh_name: const char * name of the already-registered hwmod to set up
3403 *
3404 * Initialize and set up a single hwmod. Intended to be used for a
3405 * small number of early devices, such as the timer IP blocks used for
3406 * the scheduler clock. Must be called after omap2_clk_init().
3407 * Resolves the struct clk names to struct clk pointers for each
3408 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
3409 * -EINVAL upon error or 0 upon success.
3410 */
omap_hwmod_setup_one(const char * oh_name)3411 int __init omap_hwmod_setup_one(const char *oh_name)
3412 {
3413 struct omap_hwmod *oh;
3414
3415 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
3416
3417 oh = _lookup(oh_name);
3418 if (!oh) {
3419 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
3420 return -EINVAL;
3421 }
3422
3423 _ensure_mpu_hwmod_is_setup(oh);
3424
3425 _init(oh, NULL);
3426 _setup(oh, NULL);
3427
3428 return 0;
3429 }
3430
3431 /**
3432 * omap_hwmod_setup_all - set up all registered IP blocks
3433 *
3434 * Initialize and set up all IP blocks registered with the hwmod code.
3435 * Must be called after omap2_clk_init(). Resolves the struct clk
3436 * names to struct clk pointers for each registered omap_hwmod. Also
3437 * calls _setup() on each hwmod. Returns 0 upon success.
3438 */
omap_hwmod_setup_all(void)3439 static int __init omap_hwmod_setup_all(void)
3440 {
3441 _ensure_mpu_hwmod_is_setup(NULL);
3442
3443 omap_hwmod_for_each(_init, NULL);
3444 omap_hwmod_for_each(_setup, NULL);
3445
3446 return 0;
3447 }
3448 omap_core_initcall(omap_hwmod_setup_all);
3449
3450 /**
3451 * omap_hwmod_enable - enable an omap_hwmod
3452 * @oh: struct omap_hwmod *
3453 *
3454 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
3455 * Returns -EINVAL on error or passes along the return value from _enable().
3456 */
omap_hwmod_enable(struct omap_hwmod * oh)3457 int omap_hwmod_enable(struct omap_hwmod *oh)
3458 {
3459 int r;
3460 unsigned long flags;
3461
3462 if (!oh)
3463 return -EINVAL;
3464
3465 spin_lock_irqsave(&oh->_lock, flags);
3466 r = _enable(oh);
3467 spin_unlock_irqrestore(&oh->_lock, flags);
3468
3469 return r;
3470 }
3471
3472 /**
3473 * omap_hwmod_idle - idle an omap_hwmod
3474 * @oh: struct omap_hwmod *
3475 *
3476 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
3477 * Returns -EINVAL on error or passes along the return value from _idle().
3478 */
omap_hwmod_idle(struct omap_hwmod * oh)3479 int omap_hwmod_idle(struct omap_hwmod *oh)
3480 {
3481 unsigned long flags;
3482
3483 if (!oh)
3484 return -EINVAL;
3485
3486 spin_lock_irqsave(&oh->_lock, flags);
3487 _idle(oh);
3488 spin_unlock_irqrestore(&oh->_lock, flags);
3489
3490 return 0;
3491 }
3492
3493 /**
3494 * omap_hwmod_shutdown - shutdown an omap_hwmod
3495 * @oh: struct omap_hwmod *
3496 *
3497 * Shutdown an omap_hwmod @oh. Intended to be called by
3498 * omap_device_shutdown(). Returns -EINVAL on error or passes along
3499 * the return value from _shutdown().
3500 */
omap_hwmod_shutdown(struct omap_hwmod * oh)3501 int omap_hwmod_shutdown(struct omap_hwmod *oh)
3502 {
3503 unsigned long flags;
3504
3505 if (!oh)
3506 return -EINVAL;
3507
3508 spin_lock_irqsave(&oh->_lock, flags);
3509 _shutdown(oh);
3510 spin_unlock_irqrestore(&oh->_lock, flags);
3511
3512 return 0;
3513 }
3514
3515 /**
3516 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
3517 * @oh: struct omap_hwmod *oh
3518 *
3519 * Intended to be called by the omap_device code.
3520 */
omap_hwmod_enable_clocks(struct omap_hwmod * oh)3521 int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
3522 {
3523 unsigned long flags;
3524
3525 spin_lock_irqsave(&oh->_lock, flags);
3526 _enable_clocks(oh);
3527 spin_unlock_irqrestore(&oh->_lock, flags);
3528
3529 return 0;
3530 }
3531
3532 /**
3533 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3534 * @oh: struct omap_hwmod *oh
3535 *
3536 * Intended to be called by the omap_device code.
3537 */
omap_hwmod_disable_clocks(struct omap_hwmod * oh)3538 int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3539 {
3540 unsigned long flags;
3541
3542 spin_lock_irqsave(&oh->_lock, flags);
3543 _disable_clocks(oh);
3544 spin_unlock_irqrestore(&oh->_lock, flags);
3545
3546 return 0;
3547 }
3548
3549 /**
3550 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3551 * @oh: struct omap_hwmod *oh
3552 *
3553 * Intended to be called by drivers and core code when all posted
3554 * writes to a device must complete before continuing further
3555 * execution (for example, after clearing some device IRQSTATUS
3556 * register bits)
3557 *
3558 * XXX what about targets with multiple OCP threads?
3559 */
omap_hwmod_ocp_barrier(struct omap_hwmod * oh)3560 void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3561 {
3562 BUG_ON(!oh);
3563
3564 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
3565 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3566 oh->name);
3567 return;
3568 }
3569
3570 /*
3571 * Forces posted writes to complete on the OCP thread handling
3572 * register writes
3573 */
3574 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
3575 }
3576
3577 /**
3578 * omap_hwmod_reset - reset the hwmod
3579 * @oh: struct omap_hwmod *
3580 *
3581 * Under some conditions, a driver may wish to reset the entire device.
3582 * Called from omap_device code. Returns -EINVAL on error or passes along
3583 * the return value from _reset().
3584 */
omap_hwmod_reset(struct omap_hwmod * oh)3585 int omap_hwmod_reset(struct omap_hwmod *oh)
3586 {
3587 int r;
3588 unsigned long flags;
3589
3590 if (!oh)
3591 return -EINVAL;
3592
3593 spin_lock_irqsave(&oh->_lock, flags);
3594 r = _reset(oh);
3595 spin_unlock_irqrestore(&oh->_lock, flags);
3596
3597 return r;
3598 }
3599
3600 /*
3601 * IP block data retrieval functions
3602 */
3603
3604 /**
3605 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3606 * @oh: struct omap_hwmod *
3607 * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
3608 *
3609 * Count the number of struct resource array elements necessary to
3610 * contain omap_hwmod @oh resources. Intended to be called by code
3611 * that registers omap_devices. Intended to be used to determine the
3612 * size of a dynamically-allocated struct resource array, before
3613 * calling omap_hwmod_fill_resources(). Returns the number of struct
3614 * resource array elements needed.
3615 *
3616 * XXX This code is not optimized. It could attempt to merge adjacent
3617 * resource IDs.
3618 *
3619 */
omap_hwmod_count_resources(struct omap_hwmod * oh,unsigned long flags)3620 int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
3621 {
3622 int ret = 0;
3623
3624 if (flags & IORESOURCE_IRQ)
3625 ret += _count_mpu_irqs(oh);
3626
3627 if (flags & IORESOURCE_DMA)
3628 ret += _count_sdma_reqs(oh);
3629
3630 if (flags & IORESOURCE_MEM) {
3631 int i = 0;
3632 struct omap_hwmod_ocp_if *os;
3633 struct list_head *p = oh->slave_ports.next;
3634
3635 while (i < oh->slaves_cnt) {
3636 os = _fetch_next_ocp_if(&p, &i);
3637 ret += _count_ocp_if_addr_spaces(os);
3638 }
3639 }
3640
3641 return ret;
3642 }
3643
3644 /**
3645 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3646 * @oh: struct omap_hwmod *
3647 * @res: pointer to the first element of an array of struct resource to fill
3648 *
3649 * Fill the struct resource array @res with resource data from the
3650 * omap_hwmod @oh. Intended to be called by code that registers
3651 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3652 * number of array elements filled.
3653 */
omap_hwmod_fill_resources(struct omap_hwmod * oh,struct resource * res)3654 int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3655 {
3656 struct omap_hwmod_ocp_if *os;
3657 struct list_head *p;
3658 int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
3659 int r = 0;
3660
3661 /* For each IRQ, DMA, memory area, fill in array.*/
3662
3663 mpu_irqs_cnt = _count_mpu_irqs(oh);
3664 for (i = 0; i < mpu_irqs_cnt; i++) {
3665 (res + r)->name = (oh->mpu_irqs + i)->name;
3666 (res + r)->start = (oh->mpu_irqs + i)->irq;
3667 (res + r)->end = (oh->mpu_irqs + i)->irq;
3668 (res + r)->flags = IORESOURCE_IRQ;
3669 r++;
3670 }
3671
3672 sdma_reqs_cnt = _count_sdma_reqs(oh);
3673 for (i = 0; i < sdma_reqs_cnt; i++) {
3674 (res + r)->name = (oh->sdma_reqs + i)->name;
3675 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3676 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3677 (res + r)->flags = IORESOURCE_DMA;
3678 r++;
3679 }
3680
3681 p = oh->slave_ports.next;
3682
3683 i = 0;
3684 while (i < oh->slaves_cnt) {
3685 os = _fetch_next_ocp_if(&p, &i);
3686 addr_cnt = _count_ocp_if_addr_spaces(os);
3687
3688 for (j = 0; j < addr_cnt; j++) {
3689 (res + r)->name = (os->addr + j)->name;
3690 (res + r)->start = (os->addr + j)->pa_start;
3691 (res + r)->end = (os->addr + j)->pa_end;
3692 (res + r)->flags = IORESOURCE_MEM;
3693 r++;
3694 }
3695 }
3696
3697 return r;
3698 }
3699
3700 /**
3701 * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
3702 * @oh: struct omap_hwmod *
3703 * @res: pointer to the array of struct resource to fill
3704 *
3705 * Fill the struct resource array @res with dma resource data from the
3706 * omap_hwmod @oh. Intended to be called by code that registers
3707 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3708 * number of array elements filled.
3709 */
omap_hwmod_fill_dma_resources(struct omap_hwmod * oh,struct resource * res)3710 int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
3711 {
3712 int i, sdma_reqs_cnt;
3713 int r = 0;
3714
3715 sdma_reqs_cnt = _count_sdma_reqs(oh);
3716 for (i = 0; i < sdma_reqs_cnt; i++) {
3717 (res + r)->name = (oh->sdma_reqs + i)->name;
3718 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3719 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3720 (res + r)->flags = IORESOURCE_DMA;
3721 r++;
3722 }
3723
3724 return r;
3725 }
3726
3727 /**
3728 * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3729 * @oh: struct omap_hwmod * to operate on
3730 * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3731 * @name: pointer to the name of the data to fetch (optional)
3732 * @rsrc: pointer to a struct resource, allocated by the caller
3733 *
3734 * Retrieve MPU IRQ, SDMA request line, or address space start/end
3735 * data for the IP block pointed to by @oh. The data will be filled
3736 * into a struct resource record pointed to by @rsrc. The struct
3737 * resource must be allocated by the caller. When @name is non-null,
3738 * the data associated with the matching entry in the IRQ/SDMA/address
3739 * space hwmod data arrays will be returned. If @name is null, the
3740 * first array entry will be returned. Data order is not meaningful
3741 * in hwmod data, so callers are strongly encouraged to use a non-null
3742 * @name whenever possible to avoid unpredictable effects if hwmod
3743 * data is later added that causes data ordering to change. This
3744 * function is only intended for use by OMAP core code. Device
3745 * drivers should not call this function - the appropriate bus-related
3746 * data accessor functions should be used instead. Returns 0 upon
3747 * success or a negative error code upon error.
3748 */
omap_hwmod_get_resource_byname(struct omap_hwmod * oh,unsigned int type,const char * name,struct resource * rsrc)3749 int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3750 const char *name, struct resource *rsrc)
3751 {
3752 int r;
3753 unsigned int irq, dma;
3754 u32 pa_start, pa_end;
3755
3756 if (!oh || !rsrc)
3757 return -EINVAL;
3758
3759 if (type == IORESOURCE_IRQ) {
3760 r = _get_mpu_irq_by_name(oh, name, &irq);
3761 if (r)
3762 return r;
3763
3764 rsrc->start = irq;
3765 rsrc->end = irq;
3766 } else if (type == IORESOURCE_DMA) {
3767 r = _get_sdma_req_by_name(oh, name, &dma);
3768 if (r)
3769 return r;
3770
3771 rsrc->start = dma;
3772 rsrc->end = dma;
3773 } else if (type == IORESOURCE_MEM) {
3774 r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3775 if (r)
3776 return r;
3777
3778 rsrc->start = pa_start;
3779 rsrc->end = pa_end;
3780 } else {
3781 return -EINVAL;
3782 }
3783
3784 rsrc->flags = type;
3785 rsrc->name = name;
3786
3787 return 0;
3788 }
3789
3790 /**
3791 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3792 * @oh: struct omap_hwmod *
3793 *
3794 * Return the powerdomain pointer associated with the OMAP module
3795 * @oh's main clock. If @oh does not have a main clk, return the
3796 * powerdomain associated with the interface clock associated with the
3797 * module's MPU port. (XXX Perhaps this should use the SDMA port
3798 * instead?) Returns NULL on error, or a struct powerdomain * on
3799 * success.
3800 */
omap_hwmod_get_pwrdm(struct omap_hwmod * oh)3801 struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3802 {
3803 struct clk *c;
3804 struct omap_hwmod_ocp_if *oi;
3805 struct clockdomain *clkdm;
3806 struct clk_hw_omap *clk;
3807
3808 if (!oh)
3809 return NULL;
3810
3811 if (oh->clkdm)
3812 return oh->clkdm->pwrdm.ptr;
3813
3814 if (oh->_clk) {
3815 c = oh->_clk;
3816 } else {
3817 oi = _find_mpu_rt_port(oh);
3818 if (!oi)
3819 return NULL;
3820 c = oi->_clk;
3821 }
3822
3823 clk = to_clk_hw_omap(__clk_get_hw(c));
3824 clkdm = clk->clkdm;
3825 if (!clkdm)
3826 return NULL;
3827
3828 return clkdm->pwrdm.ptr;
3829 }
3830
3831 /**
3832 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3833 * @oh: struct omap_hwmod *
3834 *
3835 * Returns the virtual address corresponding to the beginning of the
3836 * module's register target, in the address range that is intended to
3837 * be used by the MPU. Returns the virtual address upon success or NULL
3838 * upon error.
3839 */
omap_hwmod_get_mpu_rt_va(struct omap_hwmod * oh)3840 void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3841 {
3842 if (!oh)
3843 return NULL;
3844
3845 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3846 return NULL;
3847
3848 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3849 return NULL;
3850
3851 return oh->_mpu_rt_va;
3852 }
3853
3854 /**
3855 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3856 * @oh: struct omap_hwmod *
3857 * @init_oh: struct omap_hwmod * (initiator)
3858 *
3859 * Add a sleep dependency between the initiator @init_oh and @oh.
3860 * Intended to be called by DSP/Bridge code via platform_data for the
3861 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3862 * code needs to add/del initiator dependencies dynamically
3863 * before/after accessing a device. Returns the return value from
3864 * _add_initiator_dep().
3865 *
3866 * XXX Keep a usecount in the clockdomain code
3867 */
omap_hwmod_add_initiator_dep(struct omap_hwmod * oh,struct omap_hwmod * init_oh)3868 int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3869 struct omap_hwmod *init_oh)
3870 {
3871 return _add_initiator_dep(oh, init_oh);
3872 }
3873
3874 /*
3875 * XXX what about functions for drivers to save/restore ocp_sysconfig
3876 * for context save/restore operations?
3877 */
3878
3879 /**
3880 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3881 * @oh: struct omap_hwmod *
3882 * @init_oh: struct omap_hwmod * (initiator)
3883 *
3884 * Remove a sleep dependency between the initiator @init_oh and @oh.
3885 * Intended to be called by DSP/Bridge code via platform_data for the
3886 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3887 * code needs to add/del initiator dependencies dynamically
3888 * before/after accessing a device. Returns the return value from
3889 * _del_initiator_dep().
3890 *
3891 * XXX Keep a usecount in the clockdomain code
3892 */
omap_hwmod_del_initiator_dep(struct omap_hwmod * oh,struct omap_hwmod * init_oh)3893 int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3894 struct omap_hwmod *init_oh)
3895 {
3896 return _del_initiator_dep(oh, init_oh);
3897 }
3898
3899 /**
3900 * omap_hwmod_enable_wakeup - allow device to wake up the system
3901 * @oh: struct omap_hwmod *
3902 *
3903 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
3904 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3905 * this IP block if it has dynamic mux entries. Eventually this
3906 * should set PRCM wakeup registers to cause the PRCM to receive
3907 * wakeup events from the module. Does not set any wakeup routing
3908 * registers beyond this point - if the module is to wake up any other
3909 * module or subsystem, that must be set separately. Called by
3910 * omap_device code. Returns -EINVAL on error or 0 upon success.
3911 */
omap_hwmod_enable_wakeup(struct omap_hwmod * oh)3912 int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3913 {
3914 unsigned long flags;
3915 u32 v;
3916
3917 spin_lock_irqsave(&oh->_lock, flags);
3918
3919 if (oh->class->sysc &&
3920 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3921 v = oh->_sysc_cache;
3922 _enable_wakeup(oh, &v);
3923 _write_sysconfig(v, oh);
3924 }
3925
3926 _set_idle_ioring_wakeup(oh, true);
3927 spin_unlock_irqrestore(&oh->_lock, flags);
3928
3929 return 0;
3930 }
3931
3932 /**
3933 * omap_hwmod_disable_wakeup - prevent device from waking the system
3934 * @oh: struct omap_hwmod *
3935 *
3936 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
3937 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3938 * events for this IP block if it has dynamic mux entries. Eventually
3939 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3940 * wakeup events from the module. Does not set any wakeup routing
3941 * registers beyond this point - if the module is to wake up any other
3942 * module or subsystem, that must be set separately. Called by
3943 * omap_device code. Returns -EINVAL on error or 0 upon success.
3944 */
omap_hwmod_disable_wakeup(struct omap_hwmod * oh)3945 int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3946 {
3947 unsigned long flags;
3948 u32 v;
3949
3950 spin_lock_irqsave(&oh->_lock, flags);
3951
3952 if (oh->class->sysc &&
3953 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3954 v = oh->_sysc_cache;
3955 _disable_wakeup(oh, &v);
3956 _write_sysconfig(v, oh);
3957 }
3958
3959 _set_idle_ioring_wakeup(oh, false);
3960 spin_unlock_irqrestore(&oh->_lock, flags);
3961
3962 return 0;
3963 }
3964
3965 /**
3966 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3967 * contained in the hwmod module.
3968 * @oh: struct omap_hwmod *
3969 * @name: name of the reset line to lookup and assert
3970 *
3971 * Some IP like dsp, ipu or iva contain processor that require
3972 * an HW reset line to be assert / deassert in order to enable fully
3973 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3974 * yet supported on this OMAP; otherwise, passes along the return value
3975 * from _assert_hardreset().
3976 */
omap_hwmod_assert_hardreset(struct omap_hwmod * oh,const char * name)3977 int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3978 {
3979 int ret;
3980 unsigned long flags;
3981
3982 if (!oh)
3983 return -EINVAL;
3984
3985 spin_lock_irqsave(&oh->_lock, flags);
3986 ret = _assert_hardreset(oh, name);
3987 spin_unlock_irqrestore(&oh->_lock, flags);
3988
3989 return ret;
3990 }
3991
3992 /**
3993 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3994 * contained in the hwmod module.
3995 * @oh: struct omap_hwmod *
3996 * @name: name of the reset line to look up and deassert
3997 *
3998 * Some IP like dsp, ipu or iva contain processor that require
3999 * an HW reset line to be assert / deassert in order to enable fully
4000 * the IP. Returns -EINVAL if @oh is null or if the operation is not
4001 * yet supported on this OMAP; otherwise, passes along the return value
4002 * from _deassert_hardreset().
4003 */
omap_hwmod_deassert_hardreset(struct omap_hwmod * oh,const char * name)4004 int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
4005 {
4006 int ret;
4007 unsigned long flags;
4008
4009 if (!oh)
4010 return -EINVAL;
4011
4012 spin_lock_irqsave(&oh->_lock, flags);
4013 ret = _deassert_hardreset(oh, name);
4014 spin_unlock_irqrestore(&oh->_lock, flags);
4015
4016 return ret;
4017 }
4018
4019 /**
4020 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
4021 * contained in the hwmod module
4022 * @oh: struct omap_hwmod *
4023 * @name: name of the reset line to look up and read
4024 *
4025 * Return the current state of the hwmod @oh's reset line named @name:
4026 * returns -EINVAL upon parameter error or if this operation
4027 * is unsupported on the current OMAP; otherwise, passes along the return
4028 * value from _read_hardreset().
4029 */
omap_hwmod_read_hardreset(struct omap_hwmod * oh,const char * name)4030 int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
4031 {
4032 int ret;
4033 unsigned long flags;
4034
4035 if (!oh)
4036 return -EINVAL;
4037
4038 spin_lock_irqsave(&oh->_lock, flags);
4039 ret = _read_hardreset(oh, name);
4040 spin_unlock_irqrestore(&oh->_lock, flags);
4041
4042 return ret;
4043 }
4044
4045
4046 /**
4047 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
4048 * @classname: struct omap_hwmod_class name to search for
4049 * @fn: callback function pointer to call for each hwmod in class @classname
4050 * @user: arbitrary context data to pass to the callback function
4051 *
4052 * For each omap_hwmod of class @classname, call @fn.
4053 * If the callback function returns something other than
4054 * zero, the iterator is terminated, and the callback function's return
4055 * value is passed back to the caller. Returns 0 upon success, -EINVAL
4056 * if @classname or @fn are NULL, or passes back the error code from @fn.
4057 */
omap_hwmod_for_each_by_class(const char * classname,int (* fn)(struct omap_hwmod * oh,void * user),void * user)4058 int omap_hwmod_for_each_by_class(const char *classname,
4059 int (*fn)(struct omap_hwmod *oh,
4060 void *user),
4061 void *user)
4062 {
4063 struct omap_hwmod *temp_oh;
4064 int ret = 0;
4065
4066 if (!classname || !fn)
4067 return -EINVAL;
4068
4069 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
4070 __func__, classname);
4071
4072 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
4073 if (!strcmp(temp_oh->class->name, classname)) {
4074 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
4075 __func__, temp_oh->name);
4076 ret = (*fn)(temp_oh, user);
4077 if (ret)
4078 break;
4079 }
4080 }
4081
4082 if (ret)
4083 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
4084 __func__, ret);
4085
4086 return ret;
4087 }
4088
4089 /**
4090 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
4091 * @oh: struct omap_hwmod *
4092 * @state: state that _setup() should leave the hwmod in
4093 *
4094 * Sets the hwmod state that @oh will enter at the end of _setup()
4095 * (called by omap_hwmod_setup_*()). See also the documentation
4096 * for _setup_postsetup(), above. Returns 0 upon success or
4097 * -EINVAL if there is a problem with the arguments or if the hwmod is
4098 * in the wrong state.
4099 */
omap_hwmod_set_postsetup_state(struct omap_hwmod * oh,u8 state)4100 int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
4101 {
4102 int ret;
4103 unsigned long flags;
4104
4105 if (!oh)
4106 return -EINVAL;
4107
4108 if (state != _HWMOD_STATE_DISABLED &&
4109 state != _HWMOD_STATE_ENABLED &&
4110 state != _HWMOD_STATE_IDLE)
4111 return -EINVAL;
4112
4113 spin_lock_irqsave(&oh->_lock, flags);
4114
4115 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4116 ret = -EINVAL;
4117 goto ohsps_unlock;
4118 }
4119
4120 oh->_postsetup_state = state;
4121 ret = 0;
4122
4123 ohsps_unlock:
4124 spin_unlock_irqrestore(&oh->_lock, flags);
4125
4126 return ret;
4127 }
4128
4129 /**
4130 * omap_hwmod_get_context_loss_count - get lost context count
4131 * @oh: struct omap_hwmod *
4132 *
4133 * Returns the context loss count of associated @oh
4134 * upon success, or zero if no context loss data is available.
4135 *
4136 * On OMAP4, this queries the per-hwmod context loss register,
4137 * assuming one exists. If not, or on OMAP2/3, this queries the
4138 * enclosing powerdomain context loss count.
4139 */
omap_hwmod_get_context_loss_count(struct omap_hwmod * oh)4140 int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
4141 {
4142 struct powerdomain *pwrdm;
4143 int ret = 0;
4144
4145 if (soc_ops.get_context_lost)
4146 return soc_ops.get_context_lost(oh);
4147
4148 pwrdm = omap_hwmod_get_pwrdm(oh);
4149 if (pwrdm)
4150 ret = pwrdm_get_context_loss_count(pwrdm);
4151
4152 return ret;
4153 }
4154
4155 /**
4156 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
4157 * @oh: struct omap_hwmod *
4158 *
4159 * Prevent the hwmod @oh from being reset during the setup process.
4160 * Intended for use by board-*.c files on boards with devices that
4161 * cannot tolerate being reset. Must be called before the hwmod has
4162 * been set up. Returns 0 upon success or negative error code upon
4163 * failure.
4164 */
omap_hwmod_no_setup_reset(struct omap_hwmod * oh)4165 int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
4166 {
4167 if (!oh)
4168 return -EINVAL;
4169
4170 if (oh->_state != _HWMOD_STATE_REGISTERED) {
4171 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
4172 oh->name);
4173 return -EINVAL;
4174 }
4175
4176 oh->flags |= HWMOD_INIT_NO_RESET;
4177
4178 return 0;
4179 }
4180
4181 /**
4182 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
4183 * @oh: struct omap_hwmod * containing hwmod mux entries
4184 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
4185 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
4186 *
4187 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
4188 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
4189 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
4190 * this function is not called for a given pad_idx, then the ISR
4191 * associated with @oh's first MPU IRQ will be triggered when an I/O
4192 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
4193 * the _dynamic or wakeup_ entry: if there are other entries not
4194 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
4195 * entries are NOT COUNTED in the dynamic pad index. This function
4196 * must be called separately for each pad that requires its interrupt
4197 * to be re-routed this way. Returns -EINVAL if there is an argument
4198 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
4199 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
4200 *
4201 * XXX This function interface is fragile. Rather than using array
4202 * indexes, which are subject to unpredictable change, it should be
4203 * using hwmod IRQ names, and some other stable key for the hwmod mux
4204 * pad records.
4205 */
omap_hwmod_pad_route_irq(struct omap_hwmod * oh,int pad_idx,int irq_idx)4206 int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
4207 {
4208 int nr_irqs;
4209
4210 might_sleep();
4211
4212 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
4213 pad_idx >= oh->mux->nr_pads_dynamic)
4214 return -EINVAL;
4215
4216 /* Check the number of available mpu_irqs */
4217 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
4218 ;
4219
4220 if (irq_idx >= nr_irqs)
4221 return -EINVAL;
4222
4223 if (!oh->mux->irqs) {
4224 /* XXX What frees this? */
4225 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
4226 GFP_KERNEL);
4227 if (!oh->mux->irqs)
4228 return -ENOMEM;
4229 }
4230 oh->mux->irqs[pad_idx] = irq_idx;
4231
4232 return 0;
4233 }
4234
4235 /**
4236 * omap_hwmod_init - initialize the hwmod code
4237 *
4238 * Sets up some function pointers needed by the hwmod code to operate on the
4239 * currently-booted SoC. Intended to be called once during kernel init
4240 * before any hwmods are registered. No return value.
4241 */
omap_hwmod_init(void)4242 void __init omap_hwmod_init(void)
4243 {
4244 if (cpu_is_omap24xx()) {
4245 soc_ops.wait_target_ready = _omap2xxx_wait_target_ready;
4246 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4247 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4248 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4249 } else if (cpu_is_omap34xx()) {
4250 soc_ops.wait_target_ready = _omap3xxx_wait_target_ready;
4251 soc_ops.assert_hardreset = _omap2_assert_hardreset;
4252 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
4253 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
4254 soc_ops.init_clkdm = _init_clkdm;
4255 } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
4256 soc_ops.enable_module = _omap4_enable_module;
4257 soc_ops.disable_module = _omap4_disable_module;
4258 soc_ops.wait_target_ready = _omap4_wait_target_ready;
4259 soc_ops.assert_hardreset = _omap4_assert_hardreset;
4260 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
4261 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
4262 soc_ops.init_clkdm = _init_clkdm;
4263 soc_ops.update_context_lost = _omap4_update_context_lost;
4264 soc_ops.get_context_lost = _omap4_get_context_lost;
4265 } else if (soc_is_am43xx()) {
4266 soc_ops.enable_module = _omap4_enable_module;
4267 soc_ops.disable_module = _omap4_disable_module;
4268 soc_ops.wait_target_ready = _omap4_wait_target_ready;
4269 soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4270 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4271 soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4272 soc_ops.init_clkdm = _init_clkdm;
4273 } else if (soc_is_am33xx()) {
4274 soc_ops.enable_module = _am33xx_enable_module;
4275 soc_ops.disable_module = _am33xx_disable_module;
4276 soc_ops.wait_target_ready = _am33xx_wait_target_ready;
4277 soc_ops.assert_hardreset = _am33xx_assert_hardreset;
4278 soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
4279 soc_ops.is_hardreset_asserted = _am33xx_is_hardreset_asserted;
4280 soc_ops.init_clkdm = _init_clkdm;
4281 } else {
4282 WARN(1, "omap_hwmod: unknown SoC type\n");
4283 }
4284
4285 inited = true;
4286 }
4287
4288 /**
4289 * omap_hwmod_get_main_clk - get pointer to main clock name
4290 * @oh: struct omap_hwmod *
4291 *
4292 * Returns the main clock name assocated with @oh upon success,
4293 * or NULL if @oh is NULL.
4294 */
omap_hwmod_get_main_clk(struct omap_hwmod * oh)4295 const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
4296 {
4297 if (!oh)
4298 return NULL;
4299
4300 return oh->main_clk;
4301 }
4302