1 /*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16 #ifndef LINUX_PCI_H
17 #define LINUX_PCI_H
18
19
20 #include <linux/mod_devicetable.h>
21
22 #include <linux/types.h>
23 #include <linux/init.h>
24 #include <linux/ioport.h>
25 #include <linux/list.h>
26 #include <linux/compiler.h>
27 #include <linux/errno.h>
28 #include <linux/kobject.h>
29 #include <linux/atomic.h>
30 #include <linux/device.h>
31 #include <linux/io.h>
32 #include <uapi/linux/pci.h>
33
34 #include <linux/pci_ids.h>
35
36 /*
37 * The PCI interface treats multi-function devices as independent
38 * devices. The slot/function address of each device is encoded
39 * in a single byte as follows:
40 *
41 * 7:3 = slot
42 * 2:0 = function
43 *
44 * PCI_DEVFN(), PCI_SLOT(), and PCI_FUNC() are defined in uapi/linux/pci.h.
45 * In the interest of not exposing interfaces to user-space unnecessarily,
46 * the following kernel-only defines are being added here.
47 */
48 #define PCI_DEVID(bus, devfn) ((((u16)(bus)) << 8) | (devfn))
49 /* return bus from PCI devid = ((u16)bus_number) << 8) | devfn */
50 #define PCI_BUS_NUM(x) (((x) >> 8) & 0xff)
51
52 /* pci_slot represents a physical slot */
53 struct pci_slot {
54 struct pci_bus *bus; /* The bus this slot is on */
55 struct list_head list; /* node in list of slots on this bus */
56 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
57 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
58 struct kobject kobj;
59 };
60
pci_slot_name(const struct pci_slot * slot)61 static inline const char *pci_slot_name(const struct pci_slot *slot)
62 {
63 return kobject_name(&slot->kobj);
64 }
65
66 /* File state for mmap()s on /proc/bus/pci/X/Y */
67 enum pci_mmap_state {
68 pci_mmap_io,
69 pci_mmap_mem
70 };
71
72 /* This defines the direction arg to the DMA mapping routines. */
73 #define PCI_DMA_BIDIRECTIONAL 0
74 #define PCI_DMA_TODEVICE 1
75 #define PCI_DMA_FROMDEVICE 2
76 #define PCI_DMA_NONE 3
77
78 /*
79 * For PCI devices, the region numbers are assigned this way:
80 */
81 enum {
82 /* #0-5: standard PCI resources */
83 PCI_STD_RESOURCES,
84 PCI_STD_RESOURCE_END = 5,
85
86 /* #6: expansion ROM resource */
87 PCI_ROM_RESOURCE,
88
89 /* device specific resources */
90 #ifdef CONFIG_PCI_IOV
91 PCI_IOV_RESOURCES,
92 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
93 #endif
94
95 /* resources assigned to buses behind the bridge */
96 #define PCI_BRIDGE_RESOURCE_NUM 4
97
98 PCI_BRIDGE_RESOURCES,
99 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
100 PCI_BRIDGE_RESOURCE_NUM - 1,
101
102 /* total resources associated with a PCI device */
103 PCI_NUM_RESOURCES,
104
105 /* preserve this for compatibility */
106 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
107 };
108
109 typedef int __bitwise pci_power_t;
110
111 #define PCI_D0 ((pci_power_t __force) 0)
112 #define PCI_D1 ((pci_power_t __force) 1)
113 #define PCI_D2 ((pci_power_t __force) 2)
114 #define PCI_D3hot ((pci_power_t __force) 3)
115 #define PCI_D3cold ((pci_power_t __force) 4)
116 #define PCI_UNKNOWN ((pci_power_t __force) 5)
117 #define PCI_POWER_ERROR ((pci_power_t __force) -1)
118
119 /* Remember to update this when the list above changes! */
120 extern const char *pci_power_names[];
121
pci_power_name(pci_power_t state)122 static inline const char *pci_power_name(pci_power_t state)
123 {
124 return pci_power_names[1 + (int) state];
125 }
126
127 #define PCI_PM_D2_DELAY 200
128 #define PCI_PM_D3_WAIT 10
129 #define PCI_PM_D3COLD_WAIT 100
130 #define PCI_PM_BUS_WAIT 50
131
132 /** The pci_channel state describes connectivity between the CPU and
133 * the pci device. If some PCI bus between here and the pci device
134 * has crashed or locked up, this info is reflected here.
135 */
136 typedef unsigned int __bitwise pci_channel_state_t;
137
138 enum pci_channel_state {
139 /* I/O channel is in normal state */
140 pci_channel_io_normal = (__force pci_channel_state_t) 1,
141
142 /* I/O to channel is blocked */
143 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
144
145 /* PCI card is dead */
146 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
147 };
148
149 typedef unsigned int __bitwise pcie_reset_state_t;
150
151 enum pcie_reset_state {
152 /* Reset is NOT asserted (Use to deassert reset) */
153 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
154
155 /* Use #PERST to reset PCIe device */
156 pcie_warm_reset = (__force pcie_reset_state_t) 2,
157
158 /* Use PCIe Hot Reset to reset device */
159 pcie_hot_reset = (__force pcie_reset_state_t) 3
160 };
161
162 typedef unsigned short __bitwise pci_dev_flags_t;
163 enum pci_dev_flags {
164 /* INTX_DISABLE in PCI_COMMAND register disables MSI
165 * generation too.
166 */
167 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) (1 << 0),
168 /* Device configuration is irrevocably lost if disabled into D3 */
169 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) (1 << 1),
170 /* Provide indication device is assigned by a Virtual Machine Manager */
171 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) (1 << 2),
172 /* Flag for quirk use to store if quirk-specific ACS is enabled */
173 PCI_DEV_FLAGS_ACS_ENABLED_QUIRK = (__force pci_dev_flags_t) (1 << 3),
174 /* Flag to indicate the device uses dma_alias_devfn */
175 PCI_DEV_FLAGS_DMA_ALIAS_DEVFN = (__force pci_dev_flags_t) (1 << 4),
176 /* Use a PCIe-to-PCI bridge alias even if !pci_is_pcie */
177 PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS = (__force pci_dev_flags_t) (1 << 5),
178 /* Do not use bus resets for device */
179 PCI_DEV_FLAGS_NO_BUS_RESET = (__force pci_dev_flags_t) (1 << 6),
180 /* Do not use PM reset even if device advertises NoSoftRst- */
181 PCI_DEV_FLAGS_NO_PM_RESET = (__force pci_dev_flags_t) (1 << 7),
182 /* Get VPD from function 0 VPD */
183 PCI_DEV_FLAGS_VPD_REF_F0 = (__force pci_dev_flags_t) (1 << 8),
184 };
185
186 enum pci_irq_reroute_variant {
187 INTEL_IRQ_REROUTE_VARIANT = 1,
188 MAX_IRQ_REROUTE_VARIANTS = 3
189 };
190
191 typedef unsigned short __bitwise pci_bus_flags_t;
192 enum pci_bus_flags {
193 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
194 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
195 };
196
197 /* These values come from the PCI Express Spec */
198 enum pcie_link_width {
199 PCIE_LNK_WIDTH_RESRV = 0x00,
200 PCIE_LNK_X1 = 0x01,
201 PCIE_LNK_X2 = 0x02,
202 PCIE_LNK_X4 = 0x04,
203 PCIE_LNK_X8 = 0x08,
204 PCIE_LNK_X12 = 0x0C,
205 PCIE_LNK_X16 = 0x10,
206 PCIE_LNK_X32 = 0x20,
207 PCIE_LNK_WIDTH_UNKNOWN = 0xFF,
208 };
209
210 /* Based on the PCI Hotplug Spec, but some values are made up by us */
211 enum pci_bus_speed {
212 PCI_SPEED_33MHz = 0x00,
213 PCI_SPEED_66MHz = 0x01,
214 PCI_SPEED_66MHz_PCIX = 0x02,
215 PCI_SPEED_100MHz_PCIX = 0x03,
216 PCI_SPEED_133MHz_PCIX = 0x04,
217 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
218 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
219 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
220 PCI_SPEED_66MHz_PCIX_266 = 0x09,
221 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
222 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
223 AGP_UNKNOWN = 0x0c,
224 AGP_1X = 0x0d,
225 AGP_2X = 0x0e,
226 AGP_4X = 0x0f,
227 AGP_8X = 0x10,
228 PCI_SPEED_66MHz_PCIX_533 = 0x11,
229 PCI_SPEED_100MHz_PCIX_533 = 0x12,
230 PCI_SPEED_133MHz_PCIX_533 = 0x13,
231 PCIE_SPEED_2_5GT = 0x14,
232 PCIE_SPEED_5_0GT = 0x15,
233 PCIE_SPEED_8_0GT = 0x16,
234 PCI_SPEED_UNKNOWN = 0xff,
235 };
236
237 struct pci_cap_saved_data {
238 u16 cap_nr;
239 bool cap_extended;
240 unsigned int size;
241 u32 data[0];
242 };
243
244 struct pci_cap_saved_state {
245 struct hlist_node next;
246 struct pci_cap_saved_data cap;
247 };
248
249 struct pcie_link_state;
250 struct pci_vpd;
251 struct pci_sriov;
252 struct pci_ats;
253
254 /*
255 * The pci_dev structure is used to describe PCI devices.
256 */
257 struct pci_dev {
258 struct list_head bus_list; /* node in per-bus list */
259 struct pci_bus *bus; /* bus this device is on */
260 struct pci_bus *subordinate; /* bus this device bridges to */
261
262 void *sysdata; /* hook for sys-specific extension */
263 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
264 struct pci_slot *slot; /* Physical slot this device is in */
265
266 unsigned int devfn; /* encoded device & function index */
267 unsigned short vendor;
268 unsigned short device;
269 unsigned short subsystem_vendor;
270 unsigned short subsystem_device;
271 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
272 u8 revision; /* PCI revision, low byte of class word */
273 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
274 u8 pcie_cap; /* PCIe capability offset */
275 u8 msi_cap; /* MSI capability offset */
276 u8 msix_cap; /* MSI-X capability offset */
277 u8 pcie_mpss:3; /* PCIe Max Payload Size Supported */
278 u8 rom_base_reg; /* which config register controls the ROM */
279 u8 pin; /* which interrupt pin this device uses */
280 u16 pcie_flags_reg; /* cached PCIe Capabilities Register */
281 u8 dma_alias_devfn;/* devfn of DMA alias, if any */
282
283 struct pci_driver *driver; /* which driver has allocated this device */
284 u64 dma_mask; /* Mask of the bits of bus address this
285 device implements. Normally this is
286 0xffffffff. You only need to change
287 this if your device has broken DMA
288 or supports 64-bit transfers. */
289
290 struct device_dma_parameters dma_parms;
291
292 pci_power_t current_state; /* Current operating state. In ACPI-speak,
293 this is D0-D3, D0 being fully functional,
294 and D3 being off. */
295 u8 pm_cap; /* PM capability offset */
296 unsigned int pme_support:5; /* Bitmask of states from which PME#
297 can be generated */
298 unsigned int pme_interrupt:1;
299 unsigned int pme_poll:1; /* Poll device's PME status bit */
300 unsigned int d1_support:1; /* Low power state D1 is supported */
301 unsigned int d2_support:1; /* Low power state D2 is supported */
302 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
303 unsigned int no_d3cold:1; /* D3cold is forbidden */
304 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
305 unsigned int mmio_always_on:1; /* disallow turning off io/mem
306 decoding during bar sizing */
307 unsigned int wakeup_prepared:1;
308 unsigned int runtime_d3cold:1; /* whether go through runtime
309 D3cold, not set for devices
310 powered on/off by the
311 corresponding bridge */
312 unsigned int ignore_hotplug:1; /* Ignore hotplug events */
313 unsigned int d3_delay; /* D3->D0 transition time in ms */
314 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
315
316 #ifdef CONFIG_PCIEASPM
317 struct pcie_link_state *link_state; /* ASPM link state */
318 #endif
319
320 pci_channel_state_t error_state; /* current connectivity state */
321 struct device dev; /* Generic device interface */
322
323 int cfg_size; /* Size of configuration space */
324
325 /*
326 * Instead of touching interrupt line and base address registers
327 * directly, use the values stored here. They might be different!
328 */
329 unsigned int irq;
330 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
331
332 bool match_driver; /* Skip attaching driver */
333 /* These fields are used by common fixups */
334 unsigned int transparent:1; /* Subtractive decode PCI bridge */
335 unsigned int multifunction:1;/* Part of multi-function device */
336 /* keep track of device state */
337 unsigned int is_added:1;
338 unsigned int is_busmaster:1; /* device is busmaster */
339 unsigned int no_msi:1; /* device may not use msi */
340 unsigned int no_64bit_msi:1; /* device may only use 32-bit MSIs */
341 unsigned int block_cfg_access:1; /* config space access is blocked */
342 unsigned int broken_parity_status:1; /* Device generates false positive parity */
343 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
344 unsigned int msi_enabled:1;
345 unsigned int msix_enabled:1;
346 unsigned int ari_enabled:1; /* ARI forwarding */
347 unsigned int is_managed:1;
348 unsigned int needs_freset:1; /* Dev requires fundamental reset */
349 unsigned int state_saved:1;
350 unsigned int is_physfn:1;
351 unsigned int is_virtfn:1;
352 unsigned int reset_fn:1;
353 unsigned int is_hotplug_bridge:1;
354 unsigned int __aer_firmware_first_valid:1;
355 unsigned int __aer_firmware_first:1;
356 unsigned int broken_intx_masking:1;
357 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
358 unsigned int irq_managed:1;
359 unsigned int has_secondary_link:1;
360 unsigned int non_compliant_bars:1; /* broken BARs; ignore them */
361 pci_dev_flags_t dev_flags;
362 atomic_t enable_cnt; /* pci_enable_device has been called */
363
364 u32 saved_config_space[16]; /* config space saved at suspend time */
365 struct hlist_head saved_cap_space;
366 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
367 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
368 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
369 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
370 #ifdef CONFIG_PCI_MSI
371 struct list_head msi_list;
372 const struct attribute_group **msi_irq_groups;
373 #endif
374 struct pci_vpd *vpd;
375 #ifdef CONFIG_PCI_ATS
376 union {
377 struct pci_sriov *sriov; /* SR-IOV capability related */
378 struct pci_dev *physfn; /* the PF this VF is associated with */
379 };
380 struct pci_ats *ats; /* Address Translation Service */
381 #endif
382 phys_addr_t rom; /* Physical address of ROM if it's not from the BAR */
383 size_t romlen; /* Length of ROM if it's not from the BAR */
384 char *driver_override; /* Driver name to force a match */
385 };
386
pci_physfn(struct pci_dev * dev)387 static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
388 {
389 #ifdef CONFIG_PCI_IOV
390 if (dev->is_virtfn)
391 dev = dev->physfn;
392 #endif
393 return dev;
394 }
395
396 struct pci_dev *pci_alloc_dev(struct pci_bus *bus);
397
398 #define to_pci_dev(n) container_of(n, struct pci_dev, dev)
399 #define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
400
pci_channel_offline(struct pci_dev * pdev)401 static inline int pci_channel_offline(struct pci_dev *pdev)
402 {
403 return (pdev->error_state != pci_channel_io_normal);
404 }
405
406 struct pci_host_bridge_window {
407 struct list_head list;
408 struct resource *res; /* host bridge aperture (CPU address) */
409 resource_size_t offset; /* bus address + offset = CPU address */
410 };
411
412 struct pci_host_bridge {
413 struct device dev;
414 struct pci_bus *bus; /* root bus */
415 struct list_head windows; /* pci_host_bridge_windows */
416 void (*release_fn)(struct pci_host_bridge *);
417 void *release_data;
418 };
419
420 #define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
421 void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
422 void (*release_fn)(struct pci_host_bridge *),
423 void *release_data);
424
425 int pcibios_root_bridge_prepare(struct pci_host_bridge *bridge);
426
427 /*
428 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
429 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
430 * buses below host bridges or subtractive decode bridges) go in the list.
431 * Use pci_bus_for_each_resource() to iterate through all the resources.
432 */
433
434 /*
435 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
436 * and there's no way to program the bridge with the details of the window.
437 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
438 * decode bit set, because they are explicit and can be programmed with _SRS.
439 */
440 #define PCI_SUBTRACTIVE_DECODE 0x1
441
442 struct pci_bus_resource {
443 struct list_head list;
444 struct resource *res;
445 unsigned int flags;
446 };
447
448 #define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
449
450 struct pci_bus {
451 struct list_head node; /* node in list of buses */
452 struct pci_bus *parent; /* parent bus this bridge is on */
453 struct list_head children; /* list of child buses */
454 struct list_head devices; /* list of devices on this bus */
455 struct pci_dev *self; /* bridge device as seen by parent */
456 struct list_head slots; /* list of slots on this bus */
457 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
458 struct list_head resources; /* address space routed to this bus */
459 struct resource busn_res; /* bus numbers routed to this bus */
460
461 struct pci_ops *ops; /* configuration access functions */
462 struct msi_chip *msi; /* MSI controller */
463 void *sysdata; /* hook for sys-specific extension */
464 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
465
466 unsigned char number; /* bus number */
467 unsigned char primary; /* number of primary bridge */
468 unsigned char max_bus_speed; /* enum pci_bus_speed */
469 unsigned char cur_bus_speed; /* enum pci_bus_speed */
470 #ifdef CONFIG_PCI_DOMAINS_GENERIC
471 int domain_nr;
472 #endif
473
474 char name[48];
475
476 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
477 pci_bus_flags_t bus_flags; /* inherited by child buses */
478 struct device *bridge;
479 struct device dev;
480 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
481 struct bin_attribute *legacy_mem; /* legacy mem */
482 unsigned int is_added:1;
483 };
484
485 #define to_pci_bus(n) container_of(n, struct pci_bus, dev)
486
487 /*
488 * Returns true if the PCI bus is root (behind host-PCI bridge),
489 * false otherwise
490 *
491 * Some code assumes that "bus->self == NULL" means that bus is a root bus.
492 * This is incorrect because "virtual" buses added for SR-IOV (via
493 * virtfn_add_bus()) have "bus->self == NULL" but are not root buses.
494 */
pci_is_root_bus(struct pci_bus * pbus)495 static inline bool pci_is_root_bus(struct pci_bus *pbus)
496 {
497 return !(pbus->parent);
498 }
499
500 /**
501 * pci_is_bridge - check if the PCI device is a bridge
502 * @dev: PCI device
503 *
504 * Return true if the PCI device is bridge whether it has subordinate
505 * or not.
506 */
pci_is_bridge(struct pci_dev * dev)507 static inline bool pci_is_bridge(struct pci_dev *dev)
508 {
509 return dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
510 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS;
511 }
512
pci_upstream_bridge(struct pci_dev * dev)513 static inline struct pci_dev *pci_upstream_bridge(struct pci_dev *dev)
514 {
515 dev = pci_physfn(dev);
516 if (pci_is_root_bus(dev->bus))
517 return NULL;
518
519 return dev->bus->self;
520 }
521
522 #ifdef CONFIG_PCI_MSI
pci_dev_msi_enabled(struct pci_dev * pci_dev)523 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
524 {
525 return pci_dev->msi_enabled || pci_dev->msix_enabled;
526 }
527 #else
pci_dev_msi_enabled(struct pci_dev * pci_dev)528 static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
529 #endif
530
531 /*
532 * Error values that may be returned by PCI functions.
533 */
534 #define PCIBIOS_SUCCESSFUL 0x00
535 #define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
536 #define PCIBIOS_BAD_VENDOR_ID 0x83
537 #define PCIBIOS_DEVICE_NOT_FOUND 0x86
538 #define PCIBIOS_BAD_REGISTER_NUMBER 0x87
539 #define PCIBIOS_SET_FAILED 0x88
540 #define PCIBIOS_BUFFER_TOO_SMALL 0x89
541
542 /*
543 * Translate above to generic errno for passing back through non-PCI code.
544 */
pcibios_err_to_errno(int err)545 static inline int pcibios_err_to_errno(int err)
546 {
547 if (err <= PCIBIOS_SUCCESSFUL)
548 return err; /* Assume already errno */
549
550 switch (err) {
551 case PCIBIOS_FUNC_NOT_SUPPORTED:
552 return -ENOENT;
553 case PCIBIOS_BAD_VENDOR_ID:
554 return -ENOTTY;
555 case PCIBIOS_DEVICE_NOT_FOUND:
556 return -ENODEV;
557 case PCIBIOS_BAD_REGISTER_NUMBER:
558 return -EFAULT;
559 case PCIBIOS_SET_FAILED:
560 return -EIO;
561 case PCIBIOS_BUFFER_TOO_SMALL:
562 return -ENOSPC;
563 }
564
565 return -ERANGE;
566 }
567
568 /* Low-level architecture-dependent routines */
569
570 struct pci_ops {
571 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
572 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
573 };
574
575 /*
576 * ACPI needs to be able to access PCI config space before we've done a
577 * PCI bus scan and created pci_bus structures.
578 */
579 int raw_pci_read(unsigned int domain, unsigned int bus, unsigned int devfn,
580 int reg, int len, u32 *val);
581 int raw_pci_write(unsigned int domain, unsigned int bus, unsigned int devfn,
582 int reg, int len, u32 val);
583
584 struct pci_bus_region {
585 dma_addr_t start;
586 dma_addr_t end;
587 };
588
589 struct pci_dynids {
590 spinlock_t lock; /* protects list, index */
591 struct list_head list; /* for IDs added at runtime */
592 };
593
594
595 /*
596 * PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
597 * a set of callbacks in struct pci_error_handlers, that device driver
598 * will be notified of PCI bus errors, and will be driven to recovery
599 * when an error occurs.
600 */
601
602 typedef unsigned int __bitwise pci_ers_result_t;
603
604 enum pci_ers_result {
605 /* no result/none/not supported in device driver */
606 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
607
608 /* Device driver can recover without slot reset */
609 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
610
611 /* Device driver wants slot to be reset. */
612 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
613
614 /* Device has completely failed, is unrecoverable */
615 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
616
617 /* Device driver is fully recovered and operational */
618 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
619
620 /* No AER capabilities registered for the driver */
621 PCI_ERS_RESULT_NO_AER_DRIVER = (__force pci_ers_result_t) 6,
622 };
623
624 /* PCI bus error event callbacks */
625 struct pci_error_handlers {
626 /* PCI bus error detected on this device */
627 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
628 enum pci_channel_state error);
629
630 /* MMIO has been re-enabled, but not DMA */
631 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
632
633 /* PCI Express link has been reset */
634 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
635
636 /* PCI slot has been reset */
637 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
638
639 /* PCI function reset prepare or completed */
640 void (*reset_notify)(struct pci_dev *dev, bool prepare);
641
642 /* Device driver may resume normal operations */
643 void (*resume)(struct pci_dev *dev);
644 };
645
646
647 struct module;
648 struct pci_driver {
649 struct list_head node;
650 const char *name;
651 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
652 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
653 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
654 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
655 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
656 int (*resume_early) (struct pci_dev *dev);
657 int (*resume) (struct pci_dev *dev); /* Device woken up */
658 void (*shutdown) (struct pci_dev *dev);
659 int (*sriov_configure) (struct pci_dev *dev, int num_vfs); /* PF pdev */
660 const struct pci_error_handlers *err_handler;
661 struct device_driver driver;
662 struct pci_dynids dynids;
663 };
664
665 #define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
666
667 /**
668 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
669 * @_table: device table name
670 *
671 * This macro is deprecated and should not be used in new code.
672 */
673 #define DEFINE_PCI_DEVICE_TABLE(_table) \
674 const struct pci_device_id _table[]
675
676 /**
677 * PCI_DEVICE - macro used to describe a specific pci device
678 * @vend: the 16 bit PCI Vendor ID
679 * @dev: the 16 bit PCI Device ID
680 *
681 * This macro is used to create a struct pci_device_id that matches a
682 * specific device. The subvendor and subdevice fields will be set to
683 * PCI_ANY_ID.
684 */
685 #define PCI_DEVICE(vend,dev) \
686 .vendor = (vend), .device = (dev), \
687 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
688
689 /**
690 * PCI_DEVICE_SUB - macro used to describe a specific pci device with subsystem
691 * @vend: the 16 bit PCI Vendor ID
692 * @dev: the 16 bit PCI Device ID
693 * @subvend: the 16 bit PCI Subvendor ID
694 * @subdev: the 16 bit PCI Subdevice ID
695 *
696 * This macro is used to create a struct pci_device_id that matches a
697 * specific device with subsystem information.
698 */
699 #define PCI_DEVICE_SUB(vend, dev, subvend, subdev) \
700 .vendor = (vend), .device = (dev), \
701 .subvendor = (subvend), .subdevice = (subdev)
702
703 /**
704 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
705 * @dev_class: the class, subclass, prog-if triple for this device
706 * @dev_class_mask: the class mask for this device
707 *
708 * This macro is used to create a struct pci_device_id that matches a
709 * specific PCI class. The vendor, device, subvendor, and subdevice
710 * fields will be set to PCI_ANY_ID.
711 */
712 #define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
713 .class = (dev_class), .class_mask = (dev_class_mask), \
714 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
715 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
716
717 /**
718 * PCI_VDEVICE - macro used to describe a specific pci device in short form
719 * @vend: the vendor name
720 * @dev: the 16 bit PCI Device ID
721 *
722 * This macro is used to create a struct pci_device_id that matches a
723 * specific PCI device. The subvendor, and subdevice fields will be set
724 * to PCI_ANY_ID. The macro allows the next field to follow as the device
725 * private data.
726 */
727
728 #define PCI_VDEVICE(vend, dev) \
729 .vendor = PCI_VENDOR_ID_##vend, .device = (dev), \
730 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID, 0, 0
731
732 /* these external functions are only available when PCI support is enabled */
733 #ifdef CONFIG_PCI
734
735 void pcie_bus_configure_settings(struct pci_bus *bus);
736
737 enum pcie_bus_config_types {
738 PCIE_BUS_TUNE_OFF,
739 PCIE_BUS_SAFE,
740 PCIE_BUS_PERFORMANCE,
741 PCIE_BUS_PEER2PEER,
742 };
743
744 extern enum pcie_bus_config_types pcie_bus_config;
745
746 extern struct bus_type pci_bus_type;
747
748 /* Do NOT directly access these two variables, unless you are arch-specific PCI
749 * code, or PCI core code. */
750 extern struct list_head pci_root_buses; /* list of all known PCI buses */
751 /* Some device drivers need know if PCI is initiated */
752 int no_pci_devices(void);
753
754 void pcibios_resource_survey_bus(struct pci_bus *bus);
755 void pcibios_add_bus(struct pci_bus *bus);
756 void pcibios_remove_bus(struct pci_bus *bus);
757 void pcibios_fixup_bus(struct pci_bus *);
758 int __must_check pcibios_enable_device(struct pci_dev *, int mask);
759 /* Architecture-specific versions may override this (weak) */
760 char *pcibios_setup(char *str);
761
762 /* Used only when drivers/pci/setup.c is used */
763 resource_size_t pcibios_align_resource(void *, const struct resource *,
764 resource_size_t,
765 resource_size_t);
766 void pcibios_update_irq(struct pci_dev *, int irq);
767
768 /* Weak but can be overriden by arch */
769 void pci_fixup_cardbus(struct pci_bus *);
770
771 /* Generic PCI functions used internally */
772
773 void pcibios_resource_to_bus(struct pci_bus *bus, struct pci_bus_region *region,
774 struct resource *res);
775 void pcibios_bus_to_resource(struct pci_bus *bus, struct resource *res,
776 struct pci_bus_region *region);
777 void pcibios_scan_specific_bus(int busn);
778 struct pci_bus *pci_find_bus(int domain, int busnr);
779 void pci_bus_add_devices(const struct pci_bus *bus);
780 struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
781 struct pci_ops *ops, void *sysdata);
782 struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
783 struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
784 struct pci_ops *ops, void *sysdata,
785 struct list_head *resources);
786 int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
787 int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
788 void pci_bus_release_busn_res(struct pci_bus *b);
789 struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
790 struct pci_ops *ops, void *sysdata,
791 struct list_head *resources);
792 struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
793 int busnr);
794 void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
795 struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
796 const char *name,
797 struct hotplug_slot *hotplug);
798 void pci_destroy_slot(struct pci_slot *slot);
799 int pci_scan_slot(struct pci_bus *bus, int devfn);
800 struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
801 void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
802 unsigned int pci_scan_child_bus(struct pci_bus *bus);
803 void pci_bus_add_device(struct pci_dev *dev);
804 void pci_read_bridge_bases(struct pci_bus *child);
805 struct resource *pci_find_parent_resource(const struct pci_dev *dev,
806 struct resource *res);
807 u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
808 int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
809 u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
810 struct pci_dev *pci_dev_get(struct pci_dev *dev);
811 void pci_dev_put(struct pci_dev *dev);
812 void pci_remove_bus(struct pci_bus *b);
813 void pci_stop_and_remove_bus_device(struct pci_dev *dev);
814 void pci_stop_and_remove_bus_device_locked(struct pci_dev *dev);
815 void pci_stop_root_bus(struct pci_bus *bus);
816 void pci_remove_root_bus(struct pci_bus *bus);
817 void pci_setup_cardbus(struct pci_bus *bus);
818 void pci_sort_breadthfirst(void);
819 #define dev_is_pci(d) ((d)->bus == &pci_bus_type)
820 #define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
821 #define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
822
823 /* Generic PCI functions exported to card drivers */
824
825 enum pci_lost_interrupt_reason {
826 PCI_LOST_IRQ_NO_INFORMATION = 0,
827 PCI_LOST_IRQ_DISABLE_MSI,
828 PCI_LOST_IRQ_DISABLE_MSIX,
829 PCI_LOST_IRQ_DISABLE_ACPI,
830 };
831 enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
832 int pci_find_capability(struct pci_dev *dev, int cap);
833 int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
834 int pci_find_ext_capability(struct pci_dev *dev, int cap);
835 int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
836 int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
837 int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
838 struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
839
840 struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
841 struct pci_dev *from);
842 struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
843 unsigned int ss_vendor, unsigned int ss_device,
844 struct pci_dev *from);
845 struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
846 struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
847 unsigned int devfn);
pci_get_bus_and_slot(unsigned int bus,unsigned int devfn)848 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
849 unsigned int devfn)
850 {
851 return pci_get_domain_bus_and_slot(0, bus, devfn);
852 }
853 struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
854 int pci_dev_present(const struct pci_device_id *ids);
855
856 int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
857 int where, u8 *val);
858 int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
859 int where, u16 *val);
860 int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
861 int where, u32 *val);
862 int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
863 int where, u8 val);
864 int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
865 int where, u16 val);
866 int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
867 int where, u32 val);
868 struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
869
pci_read_config_byte(const struct pci_dev * dev,int where,u8 * val)870 static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
871 {
872 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
873 }
pci_read_config_word(const struct pci_dev * dev,int where,u16 * val)874 static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
875 {
876 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
877 }
pci_read_config_dword(const struct pci_dev * dev,int where,u32 * val)878 static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
879 u32 *val)
880 {
881 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
882 }
pci_write_config_byte(const struct pci_dev * dev,int where,u8 val)883 static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
884 {
885 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
886 }
pci_write_config_word(const struct pci_dev * dev,int where,u16 val)887 static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
888 {
889 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
890 }
pci_write_config_dword(const struct pci_dev * dev,int where,u32 val)891 static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
892 u32 val)
893 {
894 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
895 }
896
897 int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
898 int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
899 int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
900 int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
901 int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
902 u16 clear, u16 set);
903 int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
904 u32 clear, u32 set);
905
pcie_capability_set_word(struct pci_dev * dev,int pos,u16 set)906 static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
907 u16 set)
908 {
909 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
910 }
911
pcie_capability_set_dword(struct pci_dev * dev,int pos,u32 set)912 static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
913 u32 set)
914 {
915 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
916 }
917
pcie_capability_clear_word(struct pci_dev * dev,int pos,u16 clear)918 static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
919 u16 clear)
920 {
921 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
922 }
923
pcie_capability_clear_dword(struct pci_dev * dev,int pos,u32 clear)924 static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
925 u32 clear)
926 {
927 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
928 }
929
930 /* user-space driven config access */
931 int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
932 int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
933 int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
934 int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
935 int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
936 int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
937
938 int __must_check pci_enable_device(struct pci_dev *dev);
939 int __must_check pci_enable_device_io(struct pci_dev *dev);
940 int __must_check pci_enable_device_mem(struct pci_dev *dev);
941 int __must_check pci_reenable_device(struct pci_dev *);
942 int __must_check pcim_enable_device(struct pci_dev *pdev);
943 void pcim_pin_device(struct pci_dev *pdev);
944
pci_is_enabled(struct pci_dev * pdev)945 static inline int pci_is_enabled(struct pci_dev *pdev)
946 {
947 return (atomic_read(&pdev->enable_cnt) > 0);
948 }
949
pci_is_managed(struct pci_dev * pdev)950 static inline int pci_is_managed(struct pci_dev *pdev)
951 {
952 return pdev->is_managed;
953 }
954
955 void pci_disable_device(struct pci_dev *dev);
956
957 extern unsigned int pcibios_max_latency;
958 void pci_set_master(struct pci_dev *dev);
959 void pci_clear_master(struct pci_dev *dev);
960
961 int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
962 int pci_set_cacheline_size(struct pci_dev *dev);
963 #define HAVE_PCI_SET_MWI
964 int __must_check pci_set_mwi(struct pci_dev *dev);
965 int pci_try_set_mwi(struct pci_dev *dev);
966 void pci_clear_mwi(struct pci_dev *dev);
967 void pci_intx(struct pci_dev *dev, int enable);
968 bool pci_intx_mask_supported(struct pci_dev *dev);
969 bool pci_check_and_mask_intx(struct pci_dev *dev);
970 bool pci_check_and_unmask_intx(struct pci_dev *dev);
971 void pci_msi_off(struct pci_dev *dev);
972 int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
973 int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
974 int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask);
975 int pci_wait_for_pending_transaction(struct pci_dev *dev);
976 int pcix_get_max_mmrbc(struct pci_dev *dev);
977 int pcix_get_mmrbc(struct pci_dev *dev);
978 int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
979 int pcie_get_readrq(struct pci_dev *dev);
980 int pcie_set_readrq(struct pci_dev *dev, int rq);
981 int pcie_get_mps(struct pci_dev *dev);
982 int pcie_set_mps(struct pci_dev *dev, int mps);
983 int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
984 enum pcie_link_width *width);
985 int __pci_reset_function(struct pci_dev *dev);
986 int __pci_reset_function_locked(struct pci_dev *dev);
987 int pci_reset_function(struct pci_dev *dev);
988 int pci_try_reset_function(struct pci_dev *dev);
989 int pci_probe_reset_slot(struct pci_slot *slot);
990 int pci_reset_slot(struct pci_slot *slot);
991 int pci_try_reset_slot(struct pci_slot *slot);
992 int pci_probe_reset_bus(struct pci_bus *bus);
993 int pci_reset_bus(struct pci_bus *bus);
994 int pci_try_reset_bus(struct pci_bus *bus);
995 void pci_reset_secondary_bus(struct pci_dev *dev);
996 void pcibios_reset_secondary_bus(struct pci_dev *dev);
997 void pci_reset_bridge_secondary_bus(struct pci_dev *dev);
998 void pci_update_resource(struct pci_dev *dev, int resno);
999 int __must_check pci_assign_resource(struct pci_dev *dev, int i);
1000 int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
1001 int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1002 bool pci_device_is_present(struct pci_dev *pdev);
1003 void pci_ignore_hotplug(struct pci_dev *dev);
1004
1005 /* ROM control related routines */
1006 int pci_enable_rom(struct pci_dev *pdev);
1007 void pci_disable_rom(struct pci_dev *pdev);
1008 void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1009 void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
1010 size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1011 void __iomem __must_check *pci_platform_rom(struct pci_dev *pdev, size_t *size);
1012
1013 /* Power management related routines */
1014 int pci_save_state(struct pci_dev *dev);
1015 void pci_restore_state(struct pci_dev *dev);
1016 struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
1017 int pci_load_and_free_saved_state(struct pci_dev *dev,
1018 struct pci_saved_state **state);
1019 struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap);
1020 struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev,
1021 u16 cap);
1022 int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size);
1023 int pci_add_ext_cap_save_buffer(struct pci_dev *dev,
1024 u16 cap, unsigned int size);
1025 int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
1026 int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
1027 pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
1028 bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
1029 void pci_pme_active(struct pci_dev *dev, bool enable);
1030 int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1031 bool runtime, bool enable);
1032 int pci_wake_from_d3(struct pci_dev *dev, bool enable);
1033 int pci_prepare_to_sleep(struct pci_dev *dev);
1034 int pci_back_from_sleep(struct pci_dev *dev);
1035 bool pci_dev_run_wake(struct pci_dev *dev);
1036 bool pci_check_pme_status(struct pci_dev *dev);
1037 void pci_pme_wakeup_bus(struct pci_bus *bus);
1038
pci_enable_wake(struct pci_dev * dev,pci_power_t state,bool enable)1039 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1040 bool enable)
1041 {
1042 return __pci_enable_wake(dev, state, false, enable);
1043 }
1044
1045 /* PCI Virtual Channel */
1046 int pci_save_vc_state(struct pci_dev *dev);
1047 void pci_restore_vc_state(struct pci_dev *dev);
1048 void pci_allocate_vc_save_buffers(struct pci_dev *dev);
1049
1050 /* For use by arch with custom probe code */
1051 void set_pcie_port_type(struct pci_dev *pdev);
1052 void set_pcie_hotplug_bridge(struct pci_dev *pdev);
1053
1054 /* Functions for PCI Hotplug drivers to use */
1055 int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
1056 unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
1057 unsigned int pci_rescan_bus(struct pci_bus *bus);
1058 void pci_lock_rescan_remove(void);
1059 void pci_unlock_rescan_remove(void);
1060
1061 /* Vital product data routines */
1062 ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
1063 ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
1064
1065 /* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
1066 resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
1067 void pci_bus_assign_resources(const struct pci_bus *bus);
1068 void pci_bus_size_bridges(struct pci_bus *bus);
1069 int pci_claim_resource(struct pci_dev *, int);
1070 int pci_claim_bridge_resource(struct pci_dev *bridge, int i);
1071 void pci_assign_unassigned_resources(void);
1072 void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1073 void pci_assign_unassigned_bus_resources(struct pci_bus *bus);
1074 void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus);
1075 void pdev_enable_device(struct pci_dev *);
1076 int pci_enable_resources(struct pci_dev *, int mask);
1077 void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
1078 int (*)(const struct pci_dev *, u8, u8));
1079 #define HAVE_PCI_REQ_REGIONS 2
1080 int __must_check pci_request_regions(struct pci_dev *, const char *);
1081 int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1082 void pci_release_regions(struct pci_dev *);
1083 int __must_check pci_request_region(struct pci_dev *, int, const char *);
1084 int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1085 void pci_release_region(struct pci_dev *, int);
1086 int pci_request_selected_regions(struct pci_dev *, int, const char *);
1087 int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
1088 void pci_release_selected_regions(struct pci_dev *, int);
1089
1090 /* drivers/pci/bus.c */
1091 struct pci_bus *pci_bus_get(struct pci_bus *bus);
1092 void pci_bus_put(struct pci_bus *bus);
1093 void pci_add_resource(struct list_head *resources, struct resource *res);
1094 void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1095 resource_size_t offset);
1096 void pci_free_resource_list(struct list_head *resources);
1097 void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1098 struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1099 void pci_bus_remove_resources(struct pci_bus *bus);
1100
1101 #define pci_bus_for_each_resource(bus, res, i) \
1102 for (i = 0; \
1103 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1104 i++)
1105
1106 int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1107 struct resource *res, resource_size_t size,
1108 resource_size_t align, resource_size_t min,
1109 unsigned long type_mask,
1110 resource_size_t (*alignf)(void *,
1111 const struct resource *,
1112 resource_size_t,
1113 resource_size_t),
1114 void *alignf_data);
1115
1116
1117 int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr);
1118
pci_bus_address(struct pci_dev * pdev,int bar)1119 static inline dma_addr_t pci_bus_address(struct pci_dev *pdev, int bar)
1120 {
1121 struct pci_bus_region region;
1122
1123 pcibios_resource_to_bus(pdev->bus, ®ion, &pdev->resource[bar]);
1124 return region.start;
1125 }
1126
1127 /* Proper probing supporting hot-pluggable devices */
1128 int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1129 const char *mod_name);
1130
1131 /*
1132 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1133 */
1134 #define pci_register_driver(driver) \
1135 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
1136
1137 void pci_unregister_driver(struct pci_driver *dev);
1138
1139 /**
1140 * module_pci_driver() - Helper macro for registering a PCI driver
1141 * @__pci_driver: pci_driver struct
1142 *
1143 * Helper macro for PCI drivers which do not do anything special in module
1144 * init/exit. This eliminates a lot of boilerplate. Each module may only
1145 * use this macro once, and calling it replaces module_init() and module_exit()
1146 */
1147 #define module_pci_driver(__pci_driver) \
1148 module_driver(__pci_driver, pci_register_driver, \
1149 pci_unregister_driver)
1150
1151 struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
1152 int pci_add_dynid(struct pci_driver *drv,
1153 unsigned int vendor, unsigned int device,
1154 unsigned int subvendor, unsigned int subdevice,
1155 unsigned int class, unsigned int class_mask,
1156 unsigned long driver_data);
1157 const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1158 struct pci_dev *dev);
1159 int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1160 int pass);
1161
1162 void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
1163 void *userdata);
1164 int pci_cfg_space_size(struct pci_dev *dev);
1165 unsigned char pci_bus_max_busnr(struct pci_bus *bus);
1166 void pci_setup_bridge(struct pci_bus *bus);
1167 resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1168 unsigned long type);
1169
1170 #define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1171 #define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1172
1173 int pci_set_vga_state(struct pci_dev *pdev, bool decode,
1174 unsigned int command_bits, u32 flags);
1175 /* kmem_cache style wrapper around pci_alloc_consistent() */
1176
1177 #include <linux/pci-dma.h>
1178 #include <linux/dmapool.h>
1179
1180 #define pci_pool dma_pool
1181 #define pci_pool_create(name, pdev, size, align, allocation) \
1182 dma_pool_create(name, &pdev->dev, size, align, allocation)
1183 #define pci_pool_destroy(pool) dma_pool_destroy(pool)
1184 #define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1185 #define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1186
1187 enum pci_dma_burst_strategy {
1188 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1189 strategy_parameter is N/A */
1190 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1191 byte boundaries */
1192 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1193 strategy_parameter byte boundaries */
1194 };
1195
1196 struct msix_entry {
1197 u32 vector; /* kernel uses to write allocated vector */
1198 u16 entry; /* driver uses to specify entry, OS writes */
1199 };
1200
1201
1202 #ifdef CONFIG_PCI_MSI
1203 int pci_msi_vec_count(struct pci_dev *dev);
1204 void pci_msi_shutdown(struct pci_dev *dev);
1205 void pci_disable_msi(struct pci_dev *dev);
1206 int pci_msix_vec_count(struct pci_dev *dev);
1207 int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec);
1208 void pci_msix_shutdown(struct pci_dev *dev);
1209 void pci_disable_msix(struct pci_dev *dev);
1210 void pci_restore_msi_state(struct pci_dev *dev);
1211 int pci_msi_enabled(void);
1212 int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec);
pci_enable_msi_exact(struct pci_dev * dev,int nvec)1213 static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1214 {
1215 int rc = pci_enable_msi_range(dev, nvec, nvec);
1216 if (rc < 0)
1217 return rc;
1218 return 0;
1219 }
1220 int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1221 int minvec, int maxvec);
pci_enable_msix_exact(struct pci_dev * dev,struct msix_entry * entries,int nvec)1222 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1223 struct msix_entry *entries, int nvec)
1224 {
1225 int rc = pci_enable_msix_range(dev, entries, nvec, nvec);
1226 if (rc < 0)
1227 return rc;
1228 return 0;
1229 }
1230 #else
pci_msi_vec_count(struct pci_dev * dev)1231 static inline int pci_msi_vec_count(struct pci_dev *dev) { return -ENOSYS; }
pci_msi_shutdown(struct pci_dev * dev)1232 static inline void pci_msi_shutdown(struct pci_dev *dev) { }
pci_disable_msi(struct pci_dev * dev)1233 static inline void pci_disable_msi(struct pci_dev *dev) { }
pci_msix_vec_count(struct pci_dev * dev)1234 static inline int pci_msix_vec_count(struct pci_dev *dev) { return -ENOSYS; }
pci_enable_msix(struct pci_dev * dev,struct msix_entry * entries,int nvec)1235 static inline int pci_enable_msix(struct pci_dev *dev,
1236 struct msix_entry *entries, int nvec)
1237 { return -ENOSYS; }
pci_msix_shutdown(struct pci_dev * dev)1238 static inline void pci_msix_shutdown(struct pci_dev *dev) { }
pci_disable_msix(struct pci_dev * dev)1239 static inline void pci_disable_msix(struct pci_dev *dev) { }
pci_restore_msi_state(struct pci_dev * dev)1240 static inline void pci_restore_msi_state(struct pci_dev *dev) { }
pci_msi_enabled(void)1241 static inline int pci_msi_enabled(void) { return 0; }
pci_enable_msi_range(struct pci_dev * dev,int minvec,int maxvec)1242 static inline int pci_enable_msi_range(struct pci_dev *dev, int minvec,
1243 int maxvec)
1244 { return -ENOSYS; }
pci_enable_msi_exact(struct pci_dev * dev,int nvec)1245 static inline int pci_enable_msi_exact(struct pci_dev *dev, int nvec)
1246 { return -ENOSYS; }
pci_enable_msix_range(struct pci_dev * dev,struct msix_entry * entries,int minvec,int maxvec)1247 static inline int pci_enable_msix_range(struct pci_dev *dev,
1248 struct msix_entry *entries, int minvec, int maxvec)
1249 { return -ENOSYS; }
pci_enable_msix_exact(struct pci_dev * dev,struct msix_entry * entries,int nvec)1250 static inline int pci_enable_msix_exact(struct pci_dev *dev,
1251 struct msix_entry *entries, int nvec)
1252 { return -ENOSYS; }
1253 #endif
1254
1255 #ifdef CONFIG_PCIEPORTBUS
1256 extern bool pcie_ports_disabled;
1257 extern bool pcie_ports_auto;
1258 #else
1259 #define pcie_ports_disabled true
1260 #define pcie_ports_auto false
1261 #endif
1262
1263 #ifdef CONFIG_PCIEASPM
1264 bool pcie_aspm_support_enabled(void);
1265 #else
pcie_aspm_support_enabled(void)1266 static inline bool pcie_aspm_support_enabled(void) { return false; }
1267 #endif
1268
1269 #ifdef CONFIG_PCIEAER
1270 void pci_no_aer(void);
1271 bool pci_aer_available(void);
1272 #else
pci_no_aer(void)1273 static inline void pci_no_aer(void) { }
pci_aer_available(void)1274 static inline bool pci_aer_available(void) { return false; }
1275 #endif
1276
1277 #ifdef CONFIG_PCIE_ECRC
1278 void pcie_set_ecrc_checking(struct pci_dev *dev);
1279 void pcie_ecrc_get_policy(char *str);
1280 #else
pcie_set_ecrc_checking(struct pci_dev * dev)1281 static inline void pcie_set_ecrc_checking(struct pci_dev *dev) { }
pcie_ecrc_get_policy(char * str)1282 static inline void pcie_ecrc_get_policy(char *str) { }
1283 #endif
1284
1285 #define pci_enable_msi(pdev) pci_enable_msi_exact(pdev, 1)
1286
1287 #ifdef CONFIG_HT_IRQ
1288 /* The functions a driver should call */
1289 int ht_create_irq(struct pci_dev *dev, int idx);
1290 void ht_destroy_irq(unsigned int irq);
1291 #endif /* CONFIG_HT_IRQ */
1292
1293 void pci_cfg_access_lock(struct pci_dev *dev);
1294 bool pci_cfg_access_trylock(struct pci_dev *dev);
1295 void pci_cfg_access_unlock(struct pci_dev *dev);
1296
1297 /*
1298 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1299 * a PCI domain is defined to be a set of PCI buses which share
1300 * configuration space.
1301 */
1302 #ifdef CONFIG_PCI_DOMAINS
1303 extern int pci_domains_supported;
1304 int pci_get_new_domain_nr(void);
1305 #else
1306 enum { pci_domains_supported = 0 };
pci_domain_nr(struct pci_bus * bus)1307 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
pci_proc_domain(struct pci_bus * bus)1308 static inline int pci_proc_domain(struct pci_bus *bus) { return 0; }
pci_get_new_domain_nr(void)1309 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1310 #endif /* CONFIG_PCI_DOMAINS */
1311
1312 /*
1313 * Generic implementation for PCI domain support. If your
1314 * architecture does not need custom management of PCI
1315 * domains then this implementation will be used
1316 */
1317 #ifdef CONFIG_PCI_DOMAINS_GENERIC
pci_domain_nr(struct pci_bus * bus)1318 static inline int pci_domain_nr(struct pci_bus *bus)
1319 {
1320 return bus->domain_nr;
1321 }
1322 void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent);
1323 #else
pci_bus_assign_domain_nr(struct pci_bus * bus,struct device * parent)1324 static inline void pci_bus_assign_domain_nr(struct pci_bus *bus,
1325 struct device *parent)
1326 {
1327 }
1328 #endif
1329
1330 /* some architectures require additional setup to direct VGA traffic */
1331 typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1332 unsigned int command_bits, u32 flags);
1333 void pci_register_set_vga_state(arch_set_vga_state_t func);
1334
1335 #else /* CONFIG_PCI is not enabled */
1336
1337 /*
1338 * If the system does not have PCI, clearly these return errors. Define
1339 * these as simple inline functions to avoid hair in drivers.
1340 */
1341
1342 #define _PCI_NOP(o, s, t) \
1343 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1344 int where, t val) \
1345 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
1346
1347 #define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1348 _PCI_NOP(o, word, u16 x) \
1349 _PCI_NOP(o, dword, u32 x)
1350 _PCI_NOP_ALL(read, *)
1351 _PCI_NOP_ALL(write,)
1352
pci_get_device(unsigned int vendor,unsigned int device,struct pci_dev * from)1353 static inline struct pci_dev *pci_get_device(unsigned int vendor,
1354 unsigned int device,
1355 struct pci_dev *from)
1356 { return NULL; }
1357
pci_get_subsys(unsigned int vendor,unsigned int device,unsigned int ss_vendor,unsigned int ss_device,struct pci_dev * from)1358 static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1359 unsigned int device,
1360 unsigned int ss_vendor,
1361 unsigned int ss_device,
1362 struct pci_dev *from)
1363 { return NULL; }
1364
pci_get_class(unsigned int class,struct pci_dev * from)1365 static inline struct pci_dev *pci_get_class(unsigned int class,
1366 struct pci_dev *from)
1367 { return NULL; }
1368
1369 #define pci_dev_present(ids) (0)
1370 #define no_pci_devices() (1)
1371 #define pci_dev_put(dev) do { } while (0)
1372
pci_set_master(struct pci_dev * dev)1373 static inline void pci_set_master(struct pci_dev *dev) { }
pci_enable_device(struct pci_dev * dev)1374 static inline int pci_enable_device(struct pci_dev *dev) { return -EIO; }
pci_disable_device(struct pci_dev * dev)1375 static inline void pci_disable_device(struct pci_dev *dev) { }
pci_set_dma_mask(struct pci_dev * dev,u64 mask)1376 static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1377 { return -EIO; }
pci_set_consistent_dma_mask(struct pci_dev * dev,u64 mask)1378 static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1379 { return -EIO; }
pci_set_dma_max_seg_size(struct pci_dev * dev,unsigned int size)1380 static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1381 unsigned int size)
1382 { return -EIO; }
pci_set_dma_seg_boundary(struct pci_dev * dev,unsigned long mask)1383 static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1384 unsigned long mask)
1385 { return -EIO; }
pci_assign_resource(struct pci_dev * dev,int i)1386 static inline int pci_assign_resource(struct pci_dev *dev, int i)
1387 { return -EBUSY; }
__pci_register_driver(struct pci_driver * drv,struct module * owner)1388 static inline int __pci_register_driver(struct pci_driver *drv,
1389 struct module *owner)
1390 { return 0; }
pci_register_driver(struct pci_driver * drv)1391 static inline int pci_register_driver(struct pci_driver *drv)
1392 { return 0; }
pci_unregister_driver(struct pci_driver * drv)1393 static inline void pci_unregister_driver(struct pci_driver *drv) { }
pci_find_capability(struct pci_dev * dev,int cap)1394 static inline int pci_find_capability(struct pci_dev *dev, int cap)
1395 { return 0; }
pci_find_next_capability(struct pci_dev * dev,u8 post,int cap)1396 static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1397 int cap)
1398 { return 0; }
pci_find_ext_capability(struct pci_dev * dev,int cap)1399 static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1400 { return 0; }
1401
1402 /* Power management related routines */
pci_save_state(struct pci_dev * dev)1403 static inline int pci_save_state(struct pci_dev *dev) { return 0; }
pci_restore_state(struct pci_dev * dev)1404 static inline void pci_restore_state(struct pci_dev *dev) { }
pci_set_power_state(struct pci_dev * dev,pci_power_t state)1405 static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1406 { return 0; }
pci_wake_from_d3(struct pci_dev * dev,bool enable)1407 static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1408 { return 0; }
pci_choose_state(struct pci_dev * dev,pm_message_t state)1409 static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1410 pm_message_t state)
1411 { return PCI_D0; }
pci_enable_wake(struct pci_dev * dev,pci_power_t state,int enable)1412 static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1413 int enable)
1414 { return 0; }
1415
pci_request_regions(struct pci_dev * dev,const char * res_name)1416 static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1417 { return -EIO; }
pci_release_regions(struct pci_dev * dev)1418 static inline void pci_release_regions(struct pci_dev *dev) { }
1419
1420 #define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1421
pci_block_cfg_access(struct pci_dev * dev)1422 static inline void pci_block_cfg_access(struct pci_dev *dev) { }
pci_block_cfg_access_in_atomic(struct pci_dev * dev)1423 static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1424 { return 0; }
pci_unblock_cfg_access(struct pci_dev * dev)1425 static inline void pci_unblock_cfg_access(struct pci_dev *dev) { }
1426
pci_find_next_bus(const struct pci_bus * from)1427 static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1428 { return NULL; }
pci_get_slot(struct pci_bus * bus,unsigned int devfn)1429 static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1430 unsigned int devfn)
1431 { return NULL; }
pci_get_bus_and_slot(unsigned int bus,unsigned int devfn)1432 static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1433 unsigned int devfn)
1434 { return NULL; }
1435
pci_domain_nr(struct pci_bus * bus)1436 static inline int pci_domain_nr(struct pci_bus *bus) { return 0; }
pci_dev_get(struct pci_dev * dev)1437 static inline struct pci_dev *pci_dev_get(struct pci_dev *dev) { return NULL; }
pci_get_new_domain_nr(void)1438 static inline int pci_get_new_domain_nr(void) { return -ENOSYS; }
1439
1440 #define dev_is_pci(d) (false)
1441 #define dev_is_pf(d) (false)
1442 #define dev_num_vf(d) (0)
1443 #endif /* CONFIG_PCI */
1444
1445 /* Include architecture-dependent settings and functions */
1446
1447 #include <asm/pci.h>
1448
1449 /* these helpers provide future and backwards compatibility
1450 * for accessing popular PCI BAR info */
1451 #define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1452 #define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1453 #define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1454 #define pci_resource_len(dev,bar) \
1455 ((pci_resource_start((dev), (bar)) == 0 && \
1456 pci_resource_end((dev), (bar)) == \
1457 pci_resource_start((dev), (bar))) ? 0 : \
1458 \
1459 (pci_resource_end((dev), (bar)) - \
1460 pci_resource_start((dev), (bar)) + 1))
1461
1462 /* Similar to the helpers above, these manipulate per-pci_dev
1463 * driver-specific data. They are really just a wrapper around
1464 * the generic device structure functions of these calls.
1465 */
pci_get_drvdata(struct pci_dev * pdev)1466 static inline void *pci_get_drvdata(struct pci_dev *pdev)
1467 {
1468 return dev_get_drvdata(&pdev->dev);
1469 }
1470
pci_set_drvdata(struct pci_dev * pdev,void * data)1471 static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1472 {
1473 dev_set_drvdata(&pdev->dev, data);
1474 }
1475
1476 /* If you want to know what to call your pci_dev, ask this function.
1477 * Again, it's a wrapper around the generic device.
1478 */
pci_name(const struct pci_dev * pdev)1479 static inline const char *pci_name(const struct pci_dev *pdev)
1480 {
1481 return dev_name(&pdev->dev);
1482 }
1483
1484
1485 /* Some archs don't want to expose struct resource to userland as-is
1486 * in sysfs and /proc
1487 */
1488 #ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
pci_resource_to_user(const struct pci_dev * dev,int bar,const struct resource * rsrc,resource_size_t * start,resource_size_t * end)1489 static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
1490 const struct resource *rsrc, resource_size_t *start,
1491 resource_size_t *end)
1492 {
1493 *start = rsrc->start;
1494 *end = rsrc->end;
1495 }
1496 #endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1497
1498
1499 /*
1500 * The world is not perfect and supplies us with broken PCI devices.
1501 * For at least a part of these bugs we need a work-around, so both
1502 * generic (drivers/pci/quirks.c) and per-architecture code can define
1503 * fixup hooks to be called for particular buggy devices.
1504 */
1505
1506 struct pci_fixup {
1507 u16 vendor; /* You can use PCI_ANY_ID here of course */
1508 u16 device; /* You can use PCI_ANY_ID here of course */
1509 u32 class; /* You can use PCI_ANY_ID here too */
1510 unsigned int class_shift; /* should be 0, 8, 16 */
1511 void (*hook)(struct pci_dev *dev);
1512 };
1513
1514 enum pci_fixup_pass {
1515 pci_fixup_early, /* Before probing BARs */
1516 pci_fixup_header, /* After reading configuration header */
1517 pci_fixup_final, /* Final phase of device fixups */
1518 pci_fixup_enable, /* pci_enable_device() time */
1519 pci_fixup_resume, /* pci_device_resume() */
1520 pci_fixup_suspend, /* pci_device_suspend() */
1521 pci_fixup_resume_early, /* pci_device_resume_early() */
1522 pci_fixup_suspend_late, /* pci_device_suspend_late() */
1523 };
1524
1525 /* Anonymous variables would be nice... */
1526 #define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1527 class_shift, hook) \
1528 static const struct pci_fixup __PASTE(__pci_fixup_##name,__LINE__) __used \
1529 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1530 = { vendor, device, class, class_shift, hook };
1531
1532 #define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1533 class_shift, hook) \
1534 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1535 hook, vendor, device, class, class_shift, hook)
1536 #define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1537 class_shift, hook) \
1538 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1539 hook, vendor, device, class, class_shift, hook)
1540 #define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1541 class_shift, hook) \
1542 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1543 hook, vendor, device, class, class_shift, hook)
1544 #define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1545 class_shift, hook) \
1546 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1547 hook, vendor, device, class, class_shift, hook)
1548 #define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1549 class_shift, hook) \
1550 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1551 resume##hook, vendor, device, class, \
1552 class_shift, hook)
1553 #define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1554 class_shift, hook) \
1555 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1556 resume_early##hook, vendor, device, \
1557 class, class_shift, hook)
1558 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1559 class_shift, hook) \
1560 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1561 suspend##hook, vendor, device, class, \
1562 class_shift, hook)
1563 #define DECLARE_PCI_FIXUP_CLASS_SUSPEND_LATE(vendor, device, class, \
1564 class_shift, hook) \
1565 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1566 suspend_late##hook, vendor, device, \
1567 class, class_shift, hook)
1568
1569 #define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1570 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1571 hook, vendor, device, PCI_ANY_ID, 0, hook)
1572 #define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1573 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1574 hook, vendor, device, PCI_ANY_ID, 0, hook)
1575 #define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1576 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1577 hook, vendor, device, PCI_ANY_ID, 0, hook)
1578 #define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1579 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1580 hook, vendor, device, PCI_ANY_ID, 0, hook)
1581 #define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1582 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1583 resume##hook, vendor, device, \
1584 PCI_ANY_ID, 0, hook)
1585 #define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1586 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1587 resume_early##hook, vendor, device, \
1588 PCI_ANY_ID, 0, hook)
1589 #define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1590 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1591 suspend##hook, vendor, device, \
1592 PCI_ANY_ID, 0, hook)
1593 #define DECLARE_PCI_FIXUP_SUSPEND_LATE(vendor, device, hook) \
1594 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend_late, \
1595 suspend_late##hook, vendor, device, \
1596 PCI_ANY_ID, 0, hook)
1597
1598 #ifdef CONFIG_PCI_QUIRKS
1599 void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
1600 int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
1601 void pci_dev_specific_enable_acs(struct pci_dev *dev);
1602 #else
pci_fixup_device(enum pci_fixup_pass pass,struct pci_dev * dev)1603 static inline void pci_fixup_device(enum pci_fixup_pass pass,
1604 struct pci_dev *dev) { }
pci_dev_specific_acs_enabled(struct pci_dev * dev,u16 acs_flags)1605 static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1606 u16 acs_flags)
1607 {
1608 return -ENOTTY;
1609 }
pci_dev_specific_enable_acs(struct pci_dev * dev)1610 static inline void pci_dev_specific_enable_acs(struct pci_dev *dev) { }
1611 #endif
1612
1613 void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
1614 void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
1615 void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
1616 int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1617 int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
1618 const char *name);
1619 void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
1620
1621 extern int pci_pci_problems;
1622 #define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1623 #define PCIPCI_TRITON 2
1624 #define PCIPCI_NATOMA 4
1625 #define PCIPCI_VIAETBF 8
1626 #define PCIPCI_VSFX 16
1627 #define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1628 #define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1629
1630 extern unsigned long pci_cardbus_io_size;
1631 extern unsigned long pci_cardbus_mem_size;
1632 extern u8 pci_dfl_cache_line_size;
1633 extern u8 pci_cache_line_size;
1634
1635 extern unsigned long pci_hotplug_io_size;
1636 extern unsigned long pci_hotplug_mem_size;
1637
1638 /* Architecture-specific versions may override these (weak) */
1639 void pcibios_disable_device(struct pci_dev *dev);
1640 void pcibios_set_master(struct pci_dev *dev);
1641 int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1642 enum pcie_reset_state state);
1643 int pcibios_add_device(struct pci_dev *dev);
1644 void pcibios_release_device(struct pci_dev *dev);
1645 void pcibios_penalize_isa_irq(int irq, int active);
1646
1647 #ifdef CONFIG_HIBERNATE_CALLBACKS
1648 extern struct dev_pm_ops pcibios_pm_ops;
1649 #endif
1650
1651 #ifdef CONFIG_PCI_MMCONFIG
1652 void __init pci_mmcfg_early_init(void);
1653 void __init pci_mmcfg_late_init(void);
1654 #else
pci_mmcfg_early_init(void)1655 static inline void pci_mmcfg_early_init(void) { }
pci_mmcfg_late_init(void)1656 static inline void pci_mmcfg_late_init(void) { }
1657 #endif
1658
1659 int pci_ext_cfg_avail(void);
1660
1661 void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
1662
1663 #ifdef CONFIG_PCI_IOV
1664 int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1665 void pci_disable_sriov(struct pci_dev *dev);
1666 int pci_num_vf(struct pci_dev *dev);
1667 int pci_vfs_assigned(struct pci_dev *dev);
1668 int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs);
1669 int pci_sriov_get_totalvfs(struct pci_dev *dev);
1670 #else
pci_enable_sriov(struct pci_dev * dev,int nr_virtfn)1671 static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1672 { return -ENODEV; }
pci_disable_sriov(struct pci_dev * dev)1673 static inline void pci_disable_sriov(struct pci_dev *dev) { }
pci_num_vf(struct pci_dev * dev)1674 static inline int pci_num_vf(struct pci_dev *dev) { return 0; }
pci_vfs_assigned(struct pci_dev * dev)1675 static inline int pci_vfs_assigned(struct pci_dev *dev)
1676 { return 0; }
pci_sriov_set_totalvfs(struct pci_dev * dev,u16 numvfs)1677 static inline int pci_sriov_set_totalvfs(struct pci_dev *dev, u16 numvfs)
1678 { return 0; }
pci_sriov_get_totalvfs(struct pci_dev * dev)1679 static inline int pci_sriov_get_totalvfs(struct pci_dev *dev)
1680 { return 0; }
1681 #endif
1682
1683 #if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1684 void pci_hp_create_module_link(struct pci_slot *pci_slot);
1685 void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1686 #endif
1687
1688 /**
1689 * pci_pcie_cap - get the saved PCIe capability offset
1690 * @dev: PCI device
1691 *
1692 * PCIe capability offset is calculated at PCI device initialization
1693 * time and saved in the data structure. This function returns saved
1694 * PCIe capability offset. Using this instead of pci_find_capability()
1695 * reduces unnecessary search in the PCI configuration space. If you
1696 * need to calculate PCIe capability offset from raw device for some
1697 * reasons, please use pci_find_capability() instead.
1698 */
pci_pcie_cap(struct pci_dev * dev)1699 static inline int pci_pcie_cap(struct pci_dev *dev)
1700 {
1701 return dev->pcie_cap;
1702 }
1703
1704 /**
1705 * pci_is_pcie - check if the PCI device is PCI Express capable
1706 * @dev: PCI device
1707 *
1708 * Returns: true if the PCI device is PCI Express capable, false otherwise.
1709 */
pci_is_pcie(struct pci_dev * dev)1710 static inline bool pci_is_pcie(struct pci_dev *dev)
1711 {
1712 return pci_pcie_cap(dev);
1713 }
1714
1715 /**
1716 * pcie_caps_reg - get the PCIe Capabilities Register
1717 * @dev: PCI device
1718 */
pcie_caps_reg(const struct pci_dev * dev)1719 static inline u16 pcie_caps_reg(const struct pci_dev *dev)
1720 {
1721 return dev->pcie_flags_reg;
1722 }
1723
1724 /**
1725 * pci_pcie_type - get the PCIe device/port type
1726 * @dev: PCI device
1727 */
pci_pcie_type(const struct pci_dev * dev)1728 static inline int pci_pcie_type(const struct pci_dev *dev)
1729 {
1730 return (pcie_caps_reg(dev) & PCI_EXP_FLAGS_TYPE) >> 4;
1731 }
1732
1733 void pci_request_acs(void);
1734 bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1735 bool pci_acs_path_enabled(struct pci_dev *start,
1736 struct pci_dev *end, u16 acs_flags);
1737
1738 #define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1739 #define PCI_VPD_LRDT_ID(x) ((x) | PCI_VPD_LRDT)
1740
1741 /* Large Resource Data Type Tag Item Names */
1742 #define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1743 #define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1744 #define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1745
1746 #define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1747 #define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1748 #define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1749
1750 /* Small Resource Data Type Tag Item Names */
1751 #define PCI_VPD_STIN_END 0x78 /* End */
1752
1753 #define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1754
1755 #define PCI_VPD_SRDT_TIN_MASK 0x78
1756 #define PCI_VPD_SRDT_LEN_MASK 0x07
1757
1758 #define PCI_VPD_LRDT_TAG_SIZE 3
1759 #define PCI_VPD_SRDT_TAG_SIZE 1
1760
1761 #define PCI_VPD_INFO_FLD_HDR_SIZE 3
1762
1763 #define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1764 #define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1765 #define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
1766 #define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
1767
1768 /**
1769 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1770 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1771 *
1772 * Returns the extracted Large Resource Data Type length.
1773 */
pci_vpd_lrdt_size(const u8 * lrdt)1774 static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1775 {
1776 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1777 }
1778
1779 /**
1780 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1781 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1782 *
1783 * Returns the extracted Small Resource Data Type length.
1784 */
pci_vpd_srdt_size(const u8 * srdt)1785 static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1786 {
1787 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1788 }
1789
1790 /**
1791 * pci_vpd_info_field_size - Extracts the information field length
1792 * @lrdt: Pointer to the beginning of an information field header
1793 *
1794 * Returns the extracted information field length.
1795 */
pci_vpd_info_field_size(const u8 * info_field)1796 static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1797 {
1798 return info_field[2];
1799 }
1800
1801 /**
1802 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1803 * @buf: Pointer to buffered vpd data
1804 * @off: The offset into the buffer at which to begin the search
1805 * @len: The length of the vpd buffer
1806 * @rdt: The Resource Data Type to search for
1807 *
1808 * Returns the index where the Resource Data Type was found or
1809 * -ENOENT otherwise.
1810 */
1811 int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1812
1813 /**
1814 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1815 * @buf: Pointer to buffered vpd data
1816 * @off: The offset into the buffer at which to begin the search
1817 * @len: The length of the buffer area, relative to off, in which to search
1818 * @kw: The keyword to search for
1819 *
1820 * Returns the index where the information field keyword was found or
1821 * -ENOENT otherwise.
1822 */
1823 int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1824 unsigned int len, const char *kw);
1825
1826 /* PCI <-> OF binding helpers */
1827 #ifdef CONFIG_OF
1828 struct device_node;
1829 void pci_set_of_node(struct pci_dev *dev);
1830 void pci_release_of_node(struct pci_dev *dev);
1831 void pci_set_bus_of_node(struct pci_bus *bus);
1832 void pci_release_bus_of_node(struct pci_bus *bus);
1833
1834 /* Arch may override this (weak) */
1835 struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus);
1836
1837 static inline struct device_node *
pci_device_to_OF_node(const struct pci_dev * pdev)1838 pci_device_to_OF_node(const struct pci_dev *pdev)
1839 {
1840 return pdev ? pdev->dev.of_node : NULL;
1841 }
1842
pci_bus_to_OF_node(struct pci_bus * bus)1843 static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1844 {
1845 return bus ? bus->dev.of_node : NULL;
1846 }
1847
1848 #else /* CONFIG_OF */
pci_set_of_node(struct pci_dev * dev)1849 static inline void pci_set_of_node(struct pci_dev *dev) { }
pci_release_of_node(struct pci_dev * dev)1850 static inline void pci_release_of_node(struct pci_dev *dev) { }
pci_set_bus_of_node(struct pci_bus * bus)1851 static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
pci_release_bus_of_node(struct pci_bus * bus)1852 static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1853 #endif /* CONFIG_OF */
1854
1855 #ifdef CONFIG_EEH
pci_dev_to_eeh_dev(struct pci_dev * pdev)1856 static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1857 {
1858 return pdev->dev.archdata.edev;
1859 }
1860 #endif
1861
1862 int pci_for_each_dma_alias(struct pci_dev *pdev,
1863 int (*fn)(struct pci_dev *pdev,
1864 u16 alias, void *data), void *data);
1865
1866 /* helper functions for operation of device flag */
pci_set_dev_assigned(struct pci_dev * pdev)1867 static inline void pci_set_dev_assigned(struct pci_dev *pdev)
1868 {
1869 pdev->dev_flags |= PCI_DEV_FLAGS_ASSIGNED;
1870 }
pci_clear_dev_assigned(struct pci_dev * pdev)1871 static inline void pci_clear_dev_assigned(struct pci_dev *pdev)
1872 {
1873 pdev->dev_flags &= ~PCI_DEV_FLAGS_ASSIGNED;
1874 }
pci_is_dev_assigned(struct pci_dev * pdev)1875 static inline bool pci_is_dev_assigned(struct pci_dev *pdev)
1876 {
1877 return (pdev->dev_flags & PCI_DEV_FLAGS_ASSIGNED) == PCI_DEV_FLAGS_ASSIGNED;
1878 }
1879 #endif /* LINUX_PCI_H */
1880