• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/console.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include <drm/drm_crtc_helper.h>
32 #include <drm/radeon_drm.h>
33 #include <linux/vgaarb.h>
34 #include <linux/vga_switcheroo.h>
35 #include <linux/efi.h>
36 #include "radeon_reg.h"
37 #include "radeon.h"
38 #include "atom.h"
39 
40 static const char radeon_family_name[][16] = {
41 	"R100",
42 	"RV100",
43 	"RS100",
44 	"RV200",
45 	"RS200",
46 	"R200",
47 	"RV250",
48 	"RS300",
49 	"RV280",
50 	"R300",
51 	"R350",
52 	"RV350",
53 	"RV380",
54 	"R420",
55 	"R423",
56 	"RV410",
57 	"RS400",
58 	"RS480",
59 	"RS600",
60 	"RS690",
61 	"RS740",
62 	"RV515",
63 	"R520",
64 	"RV530",
65 	"RV560",
66 	"RV570",
67 	"R580",
68 	"R600",
69 	"RV610",
70 	"RV630",
71 	"RV670",
72 	"RV620",
73 	"RV635",
74 	"RS780",
75 	"RS880",
76 	"RV770",
77 	"RV730",
78 	"RV710",
79 	"RV740",
80 	"CEDAR",
81 	"REDWOOD",
82 	"JUNIPER",
83 	"CYPRESS",
84 	"HEMLOCK",
85 	"PALM",
86 	"SUMO",
87 	"SUMO2",
88 	"BARTS",
89 	"TURKS",
90 	"CAICOS",
91 	"CAYMAN",
92 	"ARUBA",
93 	"TAHITI",
94 	"PITCAIRN",
95 	"VERDE",
96 	"OLAND",
97 	"HAINAN",
98 	"BONAIRE",
99 	"KAVERI",
100 	"KABINI",
101 	"HAWAII",
102 	"MULLINS",
103 	"LAST",
104 };
105 
106 #define RADEON_PX_QUIRK_DISABLE_PX  (1 << 0)
107 #define RADEON_PX_QUIRK_LONG_WAKEUP (1 << 1)
108 
109 struct radeon_px_quirk {
110 	u32 chip_vendor;
111 	u32 chip_device;
112 	u32 subsys_vendor;
113 	u32 subsys_device;
114 	u32 px_quirk_flags;
115 };
116 
117 static struct radeon_px_quirk radeon_px_quirk_list[] = {
118 	/* Acer aspire 5560g (CPU: AMD A4-3305M; GPU: AMD Radeon HD 6480g + 7470m)
119 	 * https://bugzilla.kernel.org/show_bug.cgi?id=74551
120 	 */
121 	{ PCI_VENDOR_ID_ATI, 0x6760, 0x1025, 0x0672, RADEON_PX_QUIRK_DISABLE_PX },
122 	/* Asus K73TA laptop with AMD A6-3400M APU and Radeon 6550 GPU
123 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
124 	 */
125 	{ PCI_VENDOR_ID_ATI, 0x6741, 0x1043, 0x108c, RADEON_PX_QUIRK_DISABLE_PX },
126 	/* Asus K53TK laptop with AMD A6-3420M APU and Radeon 7670m GPU
127 	 * https://bugzilla.kernel.org/show_bug.cgi?id=51381
128 	 */
129 	{ PCI_VENDOR_ID_ATI, 0x6840, 0x1043, 0x2122, RADEON_PX_QUIRK_DISABLE_PX },
130 	/* macbook pro 8.2 */
131 	{ PCI_VENDOR_ID_ATI, 0x6741, PCI_VENDOR_ID_APPLE, 0x00e2, RADEON_PX_QUIRK_LONG_WAKEUP },
132 	{ 0, 0, 0, 0, 0 },
133 };
134 
radeon_is_px(struct drm_device * dev)135 bool radeon_is_px(struct drm_device *dev)
136 {
137 	struct radeon_device *rdev = dev->dev_private;
138 
139 	if (rdev->flags & RADEON_IS_PX)
140 		return true;
141 	return false;
142 }
143 
radeon_device_handle_px_quirks(struct radeon_device * rdev)144 static void radeon_device_handle_px_quirks(struct radeon_device *rdev)
145 {
146 	struct radeon_px_quirk *p = radeon_px_quirk_list;
147 
148 	/* Apply PX quirks */
149 	while (p && p->chip_device != 0) {
150 		if (rdev->pdev->vendor == p->chip_vendor &&
151 		    rdev->pdev->device == p->chip_device &&
152 		    rdev->pdev->subsystem_vendor == p->subsys_vendor &&
153 		    rdev->pdev->subsystem_device == p->subsys_device) {
154 			rdev->px_quirk_flags = p->px_quirk_flags;
155 			break;
156 		}
157 		++p;
158 	}
159 
160 	if (rdev->px_quirk_flags & RADEON_PX_QUIRK_DISABLE_PX)
161 		rdev->flags &= ~RADEON_IS_PX;
162 }
163 
164 /**
165  * radeon_program_register_sequence - program an array of registers.
166  *
167  * @rdev: radeon_device pointer
168  * @registers: pointer to the register array
169  * @array_size: size of the register array
170  *
171  * Programs an array or registers with and and or masks.
172  * This is a helper for setting golden registers.
173  */
radeon_program_register_sequence(struct radeon_device * rdev,const u32 * registers,const u32 array_size)174 void radeon_program_register_sequence(struct radeon_device *rdev,
175 				      const u32 *registers,
176 				      const u32 array_size)
177 {
178 	u32 tmp, reg, and_mask, or_mask;
179 	int i;
180 
181 	if (array_size % 3)
182 		return;
183 
184 	for (i = 0; i < array_size; i +=3) {
185 		reg = registers[i + 0];
186 		and_mask = registers[i + 1];
187 		or_mask = registers[i + 2];
188 
189 		if (and_mask == 0xffffffff) {
190 			tmp = or_mask;
191 		} else {
192 			tmp = RREG32(reg);
193 			tmp &= ~and_mask;
194 			tmp |= or_mask;
195 		}
196 		WREG32(reg, tmp);
197 	}
198 }
199 
radeon_pci_config_reset(struct radeon_device * rdev)200 void radeon_pci_config_reset(struct radeon_device *rdev)
201 {
202 	pci_write_config_dword(rdev->pdev, 0x7c, RADEON_ASIC_RESET_DATA);
203 }
204 
205 /**
206  * radeon_surface_init - Clear GPU surface registers.
207  *
208  * @rdev: radeon_device pointer
209  *
210  * Clear GPU surface registers (r1xx-r5xx).
211  */
radeon_surface_init(struct radeon_device * rdev)212 void radeon_surface_init(struct radeon_device *rdev)
213 {
214 	/* FIXME: check this out */
215 	if (rdev->family < CHIP_R600) {
216 		int i;
217 
218 		for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
219 			if (rdev->surface_regs[i].bo)
220 				radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
221 			else
222 				radeon_clear_surface_reg(rdev, i);
223 		}
224 		/* enable surfaces */
225 		WREG32(RADEON_SURFACE_CNTL, 0);
226 	}
227 }
228 
229 /*
230  * GPU scratch registers helpers function.
231  */
232 /**
233  * radeon_scratch_init - Init scratch register driver information.
234  *
235  * @rdev: radeon_device pointer
236  *
237  * Init CP scratch register driver information (r1xx-r5xx)
238  */
radeon_scratch_init(struct radeon_device * rdev)239 void radeon_scratch_init(struct radeon_device *rdev)
240 {
241 	int i;
242 
243 	/* FIXME: check this out */
244 	if (rdev->family < CHIP_R300) {
245 		rdev->scratch.num_reg = 5;
246 	} else {
247 		rdev->scratch.num_reg = 7;
248 	}
249 	rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
250 	for (i = 0; i < rdev->scratch.num_reg; i++) {
251 		rdev->scratch.free[i] = true;
252 		rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
253 	}
254 }
255 
256 /**
257  * radeon_scratch_get - Allocate a scratch register
258  *
259  * @rdev: radeon_device pointer
260  * @reg: scratch register mmio offset
261  *
262  * Allocate a CP scratch register for use by the driver (all asics).
263  * Returns 0 on success or -EINVAL on failure.
264  */
radeon_scratch_get(struct radeon_device * rdev,uint32_t * reg)265 int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
266 {
267 	int i;
268 
269 	for (i = 0; i < rdev->scratch.num_reg; i++) {
270 		if (rdev->scratch.free[i]) {
271 			rdev->scratch.free[i] = false;
272 			*reg = rdev->scratch.reg[i];
273 			return 0;
274 		}
275 	}
276 	return -EINVAL;
277 }
278 
279 /**
280  * radeon_scratch_free - Free a scratch register
281  *
282  * @rdev: radeon_device pointer
283  * @reg: scratch register mmio offset
284  *
285  * Free a CP scratch register allocated for use by the driver (all asics)
286  */
radeon_scratch_free(struct radeon_device * rdev,uint32_t reg)287 void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
288 {
289 	int i;
290 
291 	for (i = 0; i < rdev->scratch.num_reg; i++) {
292 		if (rdev->scratch.reg[i] == reg) {
293 			rdev->scratch.free[i] = true;
294 			return;
295 		}
296 	}
297 }
298 
299 /*
300  * GPU doorbell aperture helpers function.
301  */
302 /**
303  * radeon_doorbell_init - Init doorbell driver information.
304  *
305  * @rdev: radeon_device pointer
306  *
307  * Init doorbell driver information (CIK)
308  * Returns 0 on success, error on failure.
309  */
radeon_doorbell_init(struct radeon_device * rdev)310 static int radeon_doorbell_init(struct radeon_device *rdev)
311 {
312 	/* doorbell bar mapping */
313 	rdev->doorbell.base = pci_resource_start(rdev->pdev, 2);
314 	rdev->doorbell.size = pci_resource_len(rdev->pdev, 2);
315 
316 	rdev->doorbell.num_doorbells = min_t(u32, rdev->doorbell.size / sizeof(u32), RADEON_MAX_DOORBELLS);
317 	if (rdev->doorbell.num_doorbells == 0)
318 		return -EINVAL;
319 
320 	rdev->doorbell.ptr = ioremap(rdev->doorbell.base, rdev->doorbell.num_doorbells * sizeof(u32));
321 	if (rdev->doorbell.ptr == NULL) {
322 		return -ENOMEM;
323 	}
324 	DRM_INFO("doorbell mmio base: 0x%08X\n", (uint32_t)rdev->doorbell.base);
325 	DRM_INFO("doorbell mmio size: %u\n", (unsigned)rdev->doorbell.size);
326 
327 	memset(&rdev->doorbell.used, 0, sizeof(rdev->doorbell.used));
328 
329 	return 0;
330 }
331 
332 /**
333  * radeon_doorbell_fini - Tear down doorbell driver information.
334  *
335  * @rdev: radeon_device pointer
336  *
337  * Tear down doorbell driver information (CIK)
338  */
radeon_doorbell_fini(struct radeon_device * rdev)339 static void radeon_doorbell_fini(struct radeon_device *rdev)
340 {
341 	iounmap(rdev->doorbell.ptr);
342 	rdev->doorbell.ptr = NULL;
343 }
344 
345 /**
346  * radeon_doorbell_get - Allocate a doorbell entry
347  *
348  * @rdev: radeon_device pointer
349  * @doorbell: doorbell index
350  *
351  * Allocate a doorbell for use by the driver (all asics).
352  * Returns 0 on success or -EINVAL on failure.
353  */
radeon_doorbell_get(struct radeon_device * rdev,u32 * doorbell)354 int radeon_doorbell_get(struct radeon_device *rdev, u32 *doorbell)
355 {
356 	unsigned long offset = find_first_zero_bit(rdev->doorbell.used, rdev->doorbell.num_doorbells);
357 	if (offset < rdev->doorbell.num_doorbells) {
358 		__set_bit(offset, rdev->doorbell.used);
359 		*doorbell = offset;
360 		return 0;
361 	} else {
362 		return -EINVAL;
363 	}
364 }
365 
366 /**
367  * radeon_doorbell_free - Free a doorbell entry
368  *
369  * @rdev: radeon_device pointer
370  * @doorbell: doorbell index
371  *
372  * Free a doorbell allocated for use by the driver (all asics)
373  */
radeon_doorbell_free(struct radeon_device * rdev,u32 doorbell)374 void radeon_doorbell_free(struct radeon_device *rdev, u32 doorbell)
375 {
376 	if (doorbell < rdev->doorbell.num_doorbells)
377 		__clear_bit(doorbell, rdev->doorbell.used);
378 }
379 
380 /*
381  * radeon_wb_*()
382  * Writeback is the the method by which the the GPU updates special pages
383  * in memory with the status of certain GPU events (fences, ring pointers,
384  * etc.).
385  */
386 
387 /**
388  * radeon_wb_disable - Disable Writeback
389  *
390  * @rdev: radeon_device pointer
391  *
392  * Disables Writeback (all asics).  Used for suspend.
393  */
radeon_wb_disable(struct radeon_device * rdev)394 void radeon_wb_disable(struct radeon_device *rdev)
395 {
396 	rdev->wb.enabled = false;
397 }
398 
399 /**
400  * radeon_wb_fini - Disable Writeback and free memory
401  *
402  * @rdev: radeon_device pointer
403  *
404  * Disables Writeback and frees the Writeback memory (all asics).
405  * Used at driver shutdown.
406  */
radeon_wb_fini(struct radeon_device * rdev)407 void radeon_wb_fini(struct radeon_device *rdev)
408 {
409 	radeon_wb_disable(rdev);
410 	if (rdev->wb.wb_obj) {
411 		if (!radeon_bo_reserve(rdev->wb.wb_obj, false)) {
412 			radeon_bo_kunmap(rdev->wb.wb_obj);
413 			radeon_bo_unpin(rdev->wb.wb_obj);
414 			radeon_bo_unreserve(rdev->wb.wb_obj);
415 		}
416 		radeon_bo_unref(&rdev->wb.wb_obj);
417 		rdev->wb.wb = NULL;
418 		rdev->wb.wb_obj = NULL;
419 	}
420 }
421 
422 /**
423  * radeon_wb_init- Init Writeback driver info and allocate memory
424  *
425  * @rdev: radeon_device pointer
426  *
427  * Disables Writeback and frees the Writeback memory (all asics).
428  * Used at driver startup.
429  * Returns 0 on success or an -error on failure.
430  */
radeon_wb_init(struct radeon_device * rdev)431 int radeon_wb_init(struct radeon_device *rdev)
432 {
433 	int r;
434 
435 	if (rdev->wb.wb_obj == NULL) {
436 		r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
437 				     RADEON_GEM_DOMAIN_GTT, 0, NULL, NULL,
438 				     &rdev->wb.wb_obj);
439 		if (r) {
440 			dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
441 			return r;
442 		}
443 		r = radeon_bo_reserve(rdev->wb.wb_obj, false);
444 		if (unlikely(r != 0)) {
445 			radeon_wb_fini(rdev);
446 			return r;
447 		}
448 		r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
449 				&rdev->wb.gpu_addr);
450 		if (r) {
451 			radeon_bo_unreserve(rdev->wb.wb_obj);
452 			dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
453 			radeon_wb_fini(rdev);
454 			return r;
455 		}
456 		r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
457 		radeon_bo_unreserve(rdev->wb.wb_obj);
458 		if (r) {
459 			dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
460 			radeon_wb_fini(rdev);
461 			return r;
462 		}
463 	}
464 
465 	/* clear wb memory */
466 	memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
467 	/* disable event_write fences */
468 	rdev->wb.use_event = false;
469 	/* disabled via module param */
470 	if (radeon_no_wb == 1) {
471 		rdev->wb.enabled = false;
472 	} else {
473 		if (rdev->flags & RADEON_IS_AGP) {
474 			/* often unreliable on AGP */
475 			rdev->wb.enabled = false;
476 		} else if (rdev->family < CHIP_R300) {
477 			/* often unreliable on pre-r300 */
478 			rdev->wb.enabled = false;
479 		} else {
480 			rdev->wb.enabled = true;
481 			/* event_write fences are only available on r600+ */
482 			if (rdev->family >= CHIP_R600) {
483 				rdev->wb.use_event = true;
484 			}
485 		}
486 	}
487 	/* always use writeback/events on NI, APUs */
488 	if (rdev->family >= CHIP_PALM) {
489 		rdev->wb.enabled = true;
490 		rdev->wb.use_event = true;
491 	}
492 
493 	dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
494 
495 	return 0;
496 }
497 
498 /**
499  * radeon_vram_location - try to find VRAM location
500  * @rdev: radeon device structure holding all necessary informations
501  * @mc: memory controller structure holding memory informations
502  * @base: base address at which to put VRAM
503  *
504  * Function will place try to place VRAM at base address provided
505  * as parameter (which is so far either PCI aperture address or
506  * for IGP TOM base address).
507  *
508  * If there is not enough space to fit the unvisible VRAM in the 32bits
509  * address space then we limit the VRAM size to the aperture.
510  *
511  * If we are using AGP and if the AGP aperture doesn't allow us to have
512  * room for all the VRAM than we restrict the VRAM to the PCI aperture
513  * size and print a warning.
514  *
515  * This function will never fails, worst case are limiting VRAM.
516  *
517  * Note: GTT start, end, size should be initialized before calling this
518  * function on AGP platform.
519  *
520  * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
521  * this shouldn't be a problem as we are using the PCI aperture as a reference.
522  * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
523  * not IGP.
524  *
525  * Note: we use mc_vram_size as on some board we need to program the mc to
526  * cover the whole aperture even if VRAM size is inferior to aperture size
527  * Novell bug 204882 + along with lots of ubuntu ones
528  *
529  * Note: when limiting vram it's safe to overwritte real_vram_size because
530  * we are not in case where real_vram_size is inferior to mc_vram_size (ie
531  * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
532  * ones)
533  *
534  * Note: IGP TOM addr should be the same as the aperture addr, we don't
535  * explicitly check for that thought.
536  *
537  * FIXME: when reducing VRAM size align new size on power of 2.
538  */
radeon_vram_location(struct radeon_device * rdev,struct radeon_mc * mc,u64 base)539 void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
540 {
541 	uint64_t limit = (uint64_t)radeon_vram_limit << 20;
542 
543 	mc->vram_start = base;
544 	if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
545 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
546 		mc->real_vram_size = mc->aper_size;
547 		mc->mc_vram_size = mc->aper_size;
548 	}
549 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
550 	if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
551 		dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
552 		mc->real_vram_size = mc->aper_size;
553 		mc->mc_vram_size = mc->aper_size;
554 	}
555 	mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
556 	if (limit && limit < mc->real_vram_size)
557 		mc->real_vram_size = limit;
558 	dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
559 			mc->mc_vram_size >> 20, mc->vram_start,
560 			mc->vram_end, mc->real_vram_size >> 20);
561 }
562 
563 /**
564  * radeon_gtt_location - try to find GTT location
565  * @rdev: radeon device structure holding all necessary informations
566  * @mc: memory controller structure holding memory informations
567  *
568  * Function will place try to place GTT before or after VRAM.
569  *
570  * If GTT size is bigger than space left then we ajust GTT size.
571  * Thus function will never fails.
572  *
573  * FIXME: when reducing GTT size align new size on power of 2.
574  */
radeon_gtt_location(struct radeon_device * rdev,struct radeon_mc * mc)575 void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
576 {
577 	u64 size_af, size_bf;
578 
579 	size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
580 	size_bf = mc->vram_start & ~mc->gtt_base_align;
581 	if (size_bf > size_af) {
582 		if (mc->gtt_size > size_bf) {
583 			dev_warn(rdev->dev, "limiting GTT\n");
584 			mc->gtt_size = size_bf;
585 		}
586 		mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
587 	} else {
588 		if (mc->gtt_size > size_af) {
589 			dev_warn(rdev->dev, "limiting GTT\n");
590 			mc->gtt_size = size_af;
591 		}
592 		mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
593 	}
594 	mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
595 	dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
596 			mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
597 }
598 
599 /*
600  * GPU helpers function.
601  */
602 
603 /**
604  * radeon_device_is_virtual - check if we are running is a virtual environment
605  *
606  * Check if the asic has been passed through to a VM (all asics).
607  * Used at driver startup.
608  * Returns true if virtual or false if not.
609  */
radeon_device_is_virtual(void)610 static bool radeon_device_is_virtual(void)
611 {
612 #ifdef CONFIG_X86
613 	return boot_cpu_has(X86_FEATURE_HYPERVISOR);
614 #else
615 	return false;
616 #endif
617 }
618 
619 /**
620  * radeon_card_posted - check if the hw has already been initialized
621  *
622  * @rdev: radeon_device pointer
623  *
624  * Check if the asic has been initialized (all asics).
625  * Used at driver startup.
626  * Returns true if initialized or false if not.
627  */
radeon_card_posted(struct radeon_device * rdev)628 bool radeon_card_posted(struct radeon_device *rdev)
629 {
630 	uint32_t reg;
631 
632 	/* for pass through, always force asic_init */
633 	if (radeon_device_is_virtual())
634 		return false;
635 
636 	/* required for EFI mode on macbook2,1 which uses an r5xx asic */
637 	if (efi_enabled(EFI_BOOT) &&
638 	    (rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE) &&
639 	    (rdev->family < CHIP_R600))
640 		return false;
641 
642 	if (ASIC_IS_NODCE(rdev))
643 		goto check_memsize;
644 
645 	/* first check CRTCs */
646 	if (ASIC_IS_DCE4(rdev)) {
647 		reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
648 			RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
649 			if (rdev->num_crtc >= 4) {
650 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
651 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
652 			}
653 			if (rdev->num_crtc >= 6) {
654 				reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
655 					RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
656 			}
657 		if (reg & EVERGREEN_CRTC_MASTER_EN)
658 			return true;
659 	} else if (ASIC_IS_AVIVO(rdev)) {
660 		reg = RREG32(AVIVO_D1CRTC_CONTROL) |
661 		      RREG32(AVIVO_D2CRTC_CONTROL);
662 		if (reg & AVIVO_CRTC_EN) {
663 			return true;
664 		}
665 	} else {
666 		reg = RREG32(RADEON_CRTC_GEN_CNTL) |
667 		      RREG32(RADEON_CRTC2_GEN_CNTL);
668 		if (reg & RADEON_CRTC_EN) {
669 			return true;
670 		}
671 	}
672 
673 check_memsize:
674 	/* then check MEM_SIZE, in case the crtcs are off */
675 	if (rdev->family >= CHIP_R600)
676 		reg = RREG32(R600_CONFIG_MEMSIZE);
677 	else
678 		reg = RREG32(RADEON_CONFIG_MEMSIZE);
679 
680 	if (reg)
681 		return true;
682 
683 	return false;
684 
685 }
686 
687 /**
688  * radeon_update_bandwidth_info - update display bandwidth params
689  *
690  * @rdev: radeon_device pointer
691  *
692  * Used when sclk/mclk are switched or display modes are set.
693  * params are used to calculate display watermarks (all asics)
694  */
radeon_update_bandwidth_info(struct radeon_device * rdev)695 void radeon_update_bandwidth_info(struct radeon_device *rdev)
696 {
697 	fixed20_12 a;
698 	u32 sclk = rdev->pm.current_sclk;
699 	u32 mclk = rdev->pm.current_mclk;
700 
701 	/* sclk/mclk in Mhz */
702 	a.full = dfixed_const(100);
703 	rdev->pm.sclk.full = dfixed_const(sclk);
704 	rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
705 	rdev->pm.mclk.full = dfixed_const(mclk);
706 	rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
707 
708 	if (rdev->flags & RADEON_IS_IGP) {
709 		a.full = dfixed_const(16);
710 		/* core_bandwidth = sclk(Mhz) * 16 */
711 		rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
712 	}
713 }
714 
715 /**
716  * radeon_boot_test_post_card - check and possibly initialize the hw
717  *
718  * @rdev: radeon_device pointer
719  *
720  * Check if the asic is initialized and if not, attempt to initialize
721  * it (all asics).
722  * Returns true if initialized or false if not.
723  */
radeon_boot_test_post_card(struct radeon_device * rdev)724 bool radeon_boot_test_post_card(struct radeon_device *rdev)
725 {
726 	if (radeon_card_posted(rdev))
727 		return true;
728 
729 	if (rdev->bios) {
730 		DRM_INFO("GPU not posted. posting now...\n");
731 		if (rdev->is_atom_bios)
732 			atom_asic_init(rdev->mode_info.atom_context);
733 		else
734 			radeon_combios_asic_init(rdev->ddev);
735 		return true;
736 	} else {
737 		dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
738 		return false;
739 	}
740 }
741 
742 /**
743  * radeon_dummy_page_init - init dummy page used by the driver
744  *
745  * @rdev: radeon_device pointer
746  *
747  * Allocate the dummy page used by the driver (all asics).
748  * This dummy page is used by the driver as a filler for gart entries
749  * when pages are taken out of the GART
750  * Returns 0 on sucess, -ENOMEM on failure.
751  */
radeon_dummy_page_init(struct radeon_device * rdev)752 int radeon_dummy_page_init(struct radeon_device *rdev)
753 {
754 	if (rdev->dummy_page.page)
755 		return 0;
756 	rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
757 	if (rdev->dummy_page.page == NULL)
758 		return -ENOMEM;
759 	rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
760 					0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
761 	if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
762 		dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
763 		__free_page(rdev->dummy_page.page);
764 		rdev->dummy_page.page = NULL;
765 		return -ENOMEM;
766 	}
767 	rdev->dummy_page.entry = radeon_gart_get_page_entry(rdev->dummy_page.addr,
768 							    RADEON_GART_PAGE_DUMMY);
769 	return 0;
770 }
771 
772 /**
773  * radeon_dummy_page_fini - free dummy page used by the driver
774  *
775  * @rdev: radeon_device pointer
776  *
777  * Frees the dummy page used by the driver (all asics).
778  */
radeon_dummy_page_fini(struct radeon_device * rdev)779 void radeon_dummy_page_fini(struct radeon_device *rdev)
780 {
781 	if (rdev->dummy_page.page == NULL)
782 		return;
783 	pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
784 			PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
785 	__free_page(rdev->dummy_page.page);
786 	rdev->dummy_page.page = NULL;
787 }
788 
789 
790 /* ATOM accessor methods */
791 /*
792  * ATOM is an interpreted byte code stored in tables in the vbios.  The
793  * driver registers callbacks to access registers and the interpreter
794  * in the driver parses the tables and executes then to program specific
795  * actions (set display modes, asic init, etc.).  See radeon_atombios.c,
796  * atombios.h, and atom.c
797  */
798 
799 /**
800  * cail_pll_read - read PLL register
801  *
802  * @info: atom card_info pointer
803  * @reg: PLL register offset
804  *
805  * Provides a PLL register accessor for the atom interpreter (r4xx+).
806  * Returns the value of the PLL register.
807  */
cail_pll_read(struct card_info * info,uint32_t reg)808 static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
809 {
810 	struct radeon_device *rdev = info->dev->dev_private;
811 	uint32_t r;
812 
813 	r = rdev->pll_rreg(rdev, reg);
814 	return r;
815 }
816 
817 /**
818  * cail_pll_write - write PLL register
819  *
820  * @info: atom card_info pointer
821  * @reg: PLL register offset
822  * @val: value to write to the pll register
823  *
824  * Provides a PLL register accessor for the atom interpreter (r4xx+).
825  */
cail_pll_write(struct card_info * info,uint32_t reg,uint32_t val)826 static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
827 {
828 	struct radeon_device *rdev = info->dev->dev_private;
829 
830 	rdev->pll_wreg(rdev, reg, val);
831 }
832 
833 /**
834  * cail_mc_read - read MC (Memory Controller) register
835  *
836  * @info: atom card_info pointer
837  * @reg: MC register offset
838  *
839  * Provides an MC register accessor for the atom interpreter (r4xx+).
840  * Returns the value of the MC register.
841  */
cail_mc_read(struct card_info * info,uint32_t reg)842 static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
843 {
844 	struct radeon_device *rdev = info->dev->dev_private;
845 	uint32_t r;
846 
847 	r = rdev->mc_rreg(rdev, reg);
848 	return r;
849 }
850 
851 /**
852  * cail_mc_write - write MC (Memory Controller) register
853  *
854  * @info: atom card_info pointer
855  * @reg: MC register offset
856  * @val: value to write to the pll register
857  *
858  * Provides a MC register accessor for the atom interpreter (r4xx+).
859  */
cail_mc_write(struct card_info * info,uint32_t reg,uint32_t val)860 static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
861 {
862 	struct radeon_device *rdev = info->dev->dev_private;
863 
864 	rdev->mc_wreg(rdev, reg, val);
865 }
866 
867 /**
868  * cail_reg_write - write MMIO register
869  *
870  * @info: atom card_info pointer
871  * @reg: MMIO register offset
872  * @val: value to write to the pll register
873  *
874  * Provides a MMIO register accessor for the atom interpreter (r4xx+).
875  */
cail_reg_write(struct card_info * info,uint32_t reg,uint32_t val)876 static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
877 {
878 	struct radeon_device *rdev = info->dev->dev_private;
879 
880 	WREG32(reg*4, val);
881 }
882 
883 /**
884  * cail_reg_read - read MMIO register
885  *
886  * @info: atom card_info pointer
887  * @reg: MMIO register offset
888  *
889  * Provides an MMIO register accessor for the atom interpreter (r4xx+).
890  * Returns the value of the MMIO register.
891  */
cail_reg_read(struct card_info * info,uint32_t reg)892 static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
893 {
894 	struct radeon_device *rdev = info->dev->dev_private;
895 	uint32_t r;
896 
897 	r = RREG32(reg*4);
898 	return r;
899 }
900 
901 /**
902  * cail_ioreg_write - write IO register
903  *
904  * @info: atom card_info pointer
905  * @reg: IO register offset
906  * @val: value to write to the pll register
907  *
908  * Provides a IO register accessor for the atom interpreter (r4xx+).
909  */
cail_ioreg_write(struct card_info * info,uint32_t reg,uint32_t val)910 static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
911 {
912 	struct radeon_device *rdev = info->dev->dev_private;
913 
914 	WREG32_IO(reg*4, val);
915 }
916 
917 /**
918  * cail_ioreg_read - read IO register
919  *
920  * @info: atom card_info pointer
921  * @reg: IO register offset
922  *
923  * Provides an IO register accessor for the atom interpreter (r4xx+).
924  * Returns the value of the IO register.
925  */
cail_ioreg_read(struct card_info * info,uint32_t reg)926 static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
927 {
928 	struct radeon_device *rdev = info->dev->dev_private;
929 	uint32_t r;
930 
931 	r = RREG32_IO(reg*4);
932 	return r;
933 }
934 
935 /**
936  * radeon_atombios_init - init the driver info and callbacks for atombios
937  *
938  * @rdev: radeon_device pointer
939  *
940  * Initializes the driver info and register access callbacks for the
941  * ATOM interpreter (r4xx+).
942  * Returns 0 on sucess, -ENOMEM on failure.
943  * Called at driver startup.
944  */
radeon_atombios_init(struct radeon_device * rdev)945 int radeon_atombios_init(struct radeon_device *rdev)
946 {
947 	struct card_info *atom_card_info =
948 	    kzalloc(sizeof(struct card_info), GFP_KERNEL);
949 
950 	if (!atom_card_info)
951 		return -ENOMEM;
952 
953 	rdev->mode_info.atom_card_info = atom_card_info;
954 	atom_card_info->dev = rdev->ddev;
955 	atom_card_info->reg_read = cail_reg_read;
956 	atom_card_info->reg_write = cail_reg_write;
957 	/* needed for iio ops */
958 	if (rdev->rio_mem) {
959 		atom_card_info->ioreg_read = cail_ioreg_read;
960 		atom_card_info->ioreg_write = cail_ioreg_write;
961 	} else {
962 		DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
963 		atom_card_info->ioreg_read = cail_reg_read;
964 		atom_card_info->ioreg_write = cail_reg_write;
965 	}
966 	atom_card_info->mc_read = cail_mc_read;
967 	atom_card_info->mc_write = cail_mc_write;
968 	atom_card_info->pll_read = cail_pll_read;
969 	atom_card_info->pll_write = cail_pll_write;
970 
971 	rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
972 	if (!rdev->mode_info.atom_context) {
973 		radeon_atombios_fini(rdev);
974 		return -ENOMEM;
975 	}
976 
977 	mutex_init(&rdev->mode_info.atom_context->mutex);
978 	mutex_init(&rdev->mode_info.atom_context->scratch_mutex);
979 	radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
980 	atom_allocate_fb_scratch(rdev->mode_info.atom_context);
981 	return 0;
982 }
983 
984 /**
985  * radeon_atombios_fini - free the driver info and callbacks for atombios
986  *
987  * @rdev: radeon_device pointer
988  *
989  * Frees the driver info and register access callbacks for the ATOM
990  * interpreter (r4xx+).
991  * Called at driver shutdown.
992  */
radeon_atombios_fini(struct radeon_device * rdev)993 void radeon_atombios_fini(struct radeon_device *rdev)
994 {
995 	if (rdev->mode_info.atom_context) {
996 		kfree(rdev->mode_info.atom_context->scratch);
997 	}
998 	kfree(rdev->mode_info.atom_context);
999 	rdev->mode_info.atom_context = NULL;
1000 	kfree(rdev->mode_info.atom_card_info);
1001 	rdev->mode_info.atom_card_info = NULL;
1002 }
1003 
1004 /* COMBIOS */
1005 /*
1006  * COMBIOS is the bios format prior to ATOM. It provides
1007  * command tables similar to ATOM, but doesn't have a unified
1008  * parser.  See radeon_combios.c
1009  */
1010 
1011 /**
1012  * radeon_combios_init - init the driver info for combios
1013  *
1014  * @rdev: radeon_device pointer
1015  *
1016  * Initializes the driver info for combios (r1xx-r3xx).
1017  * Returns 0 on sucess.
1018  * Called at driver startup.
1019  */
radeon_combios_init(struct radeon_device * rdev)1020 int radeon_combios_init(struct radeon_device *rdev)
1021 {
1022 	radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
1023 	return 0;
1024 }
1025 
1026 /**
1027  * radeon_combios_fini - free the driver info for combios
1028  *
1029  * @rdev: radeon_device pointer
1030  *
1031  * Frees the driver info for combios (r1xx-r3xx).
1032  * Called at driver shutdown.
1033  */
radeon_combios_fini(struct radeon_device * rdev)1034 void radeon_combios_fini(struct radeon_device *rdev)
1035 {
1036 }
1037 
1038 /* if we get transitioned to only one device, take VGA back */
1039 /**
1040  * radeon_vga_set_decode - enable/disable vga decode
1041  *
1042  * @cookie: radeon_device pointer
1043  * @state: enable/disable vga decode
1044  *
1045  * Enable/disable vga decode (all asics).
1046  * Returns VGA resource flags.
1047  */
radeon_vga_set_decode(void * cookie,bool state)1048 static unsigned int radeon_vga_set_decode(void *cookie, bool state)
1049 {
1050 	struct radeon_device *rdev = cookie;
1051 	radeon_vga_set_state(rdev, state);
1052 	if (state)
1053 		return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
1054 		       VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1055 	else
1056 		return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
1057 }
1058 
1059 /**
1060  * radeon_check_pot_argument - check that argument is a power of two
1061  *
1062  * @arg: value to check
1063  *
1064  * Validates that a certain argument is a power of two (all asics).
1065  * Returns true if argument is valid.
1066  */
radeon_check_pot_argument(int arg)1067 static bool radeon_check_pot_argument(int arg)
1068 {
1069 	return (arg & (arg - 1)) == 0;
1070 }
1071 
1072 /**
1073  * radeon_check_arguments - validate module params
1074  *
1075  * @rdev: radeon_device pointer
1076  *
1077  * Validates certain module parameters and updates
1078  * the associated values used by the driver (all asics).
1079  */
radeon_check_arguments(struct radeon_device * rdev)1080 static void radeon_check_arguments(struct radeon_device *rdev)
1081 {
1082 	/* vramlimit must be a power of two */
1083 	if (!radeon_check_pot_argument(radeon_vram_limit)) {
1084 		dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
1085 				radeon_vram_limit);
1086 		radeon_vram_limit = 0;
1087 	}
1088 
1089 	if (radeon_gart_size == -1) {
1090 		/* default to a larger gart size on newer asics */
1091 		if (rdev->family >= CHIP_RV770)
1092 			radeon_gart_size = 1024;
1093 		else
1094 			radeon_gart_size = 512;
1095 	}
1096 	/* gtt size must be power of two and greater or equal to 32M */
1097 	if (radeon_gart_size < 32) {
1098 		dev_warn(rdev->dev, "gart size (%d) too small\n",
1099 				radeon_gart_size);
1100 		if (rdev->family >= CHIP_RV770)
1101 			radeon_gart_size = 1024;
1102 		else
1103 			radeon_gart_size = 512;
1104 	} else if (!radeon_check_pot_argument(radeon_gart_size)) {
1105 		dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
1106 				radeon_gart_size);
1107 		if (rdev->family >= CHIP_RV770)
1108 			radeon_gart_size = 1024;
1109 		else
1110 			radeon_gart_size = 512;
1111 	}
1112 	rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
1113 
1114 	/* AGP mode can only be -1, 1, 2, 4, 8 */
1115 	switch (radeon_agpmode) {
1116 	case -1:
1117 	case 0:
1118 	case 1:
1119 	case 2:
1120 	case 4:
1121 	case 8:
1122 		break;
1123 	default:
1124 		dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
1125 				"-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
1126 		radeon_agpmode = 0;
1127 		break;
1128 	}
1129 
1130 	if (!radeon_check_pot_argument(radeon_vm_size)) {
1131 		dev_warn(rdev->dev, "VM size (%d) must be a power of 2\n",
1132 			 radeon_vm_size);
1133 		radeon_vm_size = 4;
1134 	}
1135 
1136 	if (radeon_vm_size < 1) {
1137 		dev_warn(rdev->dev, "VM size (%d) to small, min is 1GB\n",
1138 			 radeon_vm_size);
1139 		radeon_vm_size = 4;
1140 	}
1141 
1142        /*
1143         * Max GPUVM size for Cayman, SI and CI are 40 bits.
1144         */
1145 	if (radeon_vm_size > 1024) {
1146 		dev_warn(rdev->dev, "VM size (%d) too large, max is 1TB\n",
1147 			 radeon_vm_size);
1148 		radeon_vm_size = 4;
1149 	}
1150 
1151 	/* defines number of bits in page table versus page directory,
1152 	 * a page is 4KB so we have 12 bits offset, minimum 9 bits in the
1153 	 * page table and the remaining bits are in the page directory */
1154 	if (radeon_vm_block_size == -1) {
1155 
1156 		/* Total bits covered by PD + PTs */
1157 		unsigned bits = ilog2(radeon_vm_size) + 18;
1158 
1159 		/* Make sure the PD is 4K in size up to 8GB address space.
1160 		   Above that split equal between PD and PTs */
1161 		if (radeon_vm_size <= 8)
1162 			radeon_vm_block_size = bits - 9;
1163 		else
1164 			radeon_vm_block_size = (bits + 3) / 2;
1165 
1166 	} else if (radeon_vm_block_size < 9) {
1167 		dev_warn(rdev->dev, "VM page table size (%d) too small\n",
1168 			 radeon_vm_block_size);
1169 		radeon_vm_block_size = 9;
1170 	}
1171 
1172 	if (radeon_vm_block_size > 24 ||
1173 	    (radeon_vm_size * 1024) < (1ull << radeon_vm_block_size)) {
1174 		dev_warn(rdev->dev, "VM page table size (%d) too large\n",
1175 			 radeon_vm_block_size);
1176 		radeon_vm_block_size = 9;
1177 	}
1178 }
1179 
1180 /**
1181  * radeon_switcheroo_set_state - set switcheroo state
1182  *
1183  * @pdev: pci dev pointer
1184  * @state: vga switcheroo state
1185  *
1186  * Callback for the switcheroo driver.  Suspends or resumes the
1187  * the asics before or after it is powered up using ACPI methods.
1188  */
radeon_switcheroo_set_state(struct pci_dev * pdev,enum vga_switcheroo_state state)1189 static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
1190 {
1191 	struct drm_device *dev = pci_get_drvdata(pdev);
1192 	struct radeon_device *rdev = dev->dev_private;
1193 
1194 	if (radeon_is_px(dev) && state == VGA_SWITCHEROO_OFF)
1195 		return;
1196 
1197 	if (state == VGA_SWITCHEROO_ON) {
1198 		unsigned d3_delay = dev->pdev->d3_delay;
1199 
1200 		printk(KERN_INFO "radeon: switched on\n");
1201 		/* don't suspend or resume card normally */
1202 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1203 
1204 		if (d3_delay < 20 && (rdev->px_quirk_flags & RADEON_PX_QUIRK_LONG_WAKEUP))
1205 			dev->pdev->d3_delay = 20;
1206 
1207 		radeon_resume_kms(dev, true, true);
1208 
1209 		dev->pdev->d3_delay = d3_delay;
1210 
1211 		dev->switch_power_state = DRM_SWITCH_POWER_ON;
1212 		drm_kms_helper_poll_enable(dev);
1213 	} else {
1214 		printk(KERN_INFO "radeon: switched off\n");
1215 		drm_kms_helper_poll_disable(dev);
1216 		dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
1217 		radeon_suspend_kms(dev, true, true);
1218 		dev->switch_power_state = DRM_SWITCH_POWER_OFF;
1219 	}
1220 }
1221 
1222 /**
1223  * radeon_switcheroo_can_switch - see if switcheroo state can change
1224  *
1225  * @pdev: pci dev pointer
1226  *
1227  * Callback for the switcheroo driver.  Check of the switcheroo
1228  * state can be changed.
1229  * Returns true if the state can be changed, false if not.
1230  */
radeon_switcheroo_can_switch(struct pci_dev * pdev)1231 static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
1232 {
1233 	struct drm_device *dev = pci_get_drvdata(pdev);
1234 
1235 	/*
1236 	 * FIXME: open_count is protected by drm_global_mutex but that would lead to
1237 	 * locking inversion with the driver load path. And the access here is
1238 	 * completely racy anyway. So don't bother with locking for now.
1239 	 */
1240 	return dev->open_count == 0;
1241 }
1242 
1243 static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
1244 	.set_gpu_state = radeon_switcheroo_set_state,
1245 	.reprobe = NULL,
1246 	.can_switch = radeon_switcheroo_can_switch,
1247 };
1248 
1249 /**
1250  * radeon_device_init - initialize the driver
1251  *
1252  * @rdev: radeon_device pointer
1253  * @pdev: drm dev pointer
1254  * @pdev: pci dev pointer
1255  * @flags: driver flags
1256  *
1257  * Initializes the driver info and hw (all asics).
1258  * Returns 0 for success or an error on failure.
1259  * Called at driver startup.
1260  */
radeon_device_init(struct radeon_device * rdev,struct drm_device * ddev,struct pci_dev * pdev,uint32_t flags)1261 int radeon_device_init(struct radeon_device *rdev,
1262 		       struct drm_device *ddev,
1263 		       struct pci_dev *pdev,
1264 		       uint32_t flags)
1265 {
1266 	int r, i;
1267 	int dma_bits;
1268 	bool runtime = false;
1269 
1270 	rdev->shutdown = false;
1271 	rdev->dev = &pdev->dev;
1272 	rdev->ddev = ddev;
1273 	rdev->pdev = pdev;
1274 	rdev->flags = flags;
1275 	rdev->family = flags & RADEON_FAMILY_MASK;
1276 	rdev->is_atom_bios = false;
1277 	rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
1278 	rdev->mc.gtt_size = 512 * 1024 * 1024;
1279 	rdev->accel_working = false;
1280 	/* set up ring ids */
1281 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1282 		rdev->ring[i].idx = i;
1283 	}
1284 	rdev->fence_context = fence_context_alloc(RADEON_NUM_RINGS);
1285 
1286 	DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
1287 		radeon_family_name[rdev->family], pdev->vendor, pdev->device,
1288 		pdev->subsystem_vendor, pdev->subsystem_device);
1289 
1290 	/* mutex initialization are all done here so we
1291 	 * can recall function without having locking issues */
1292 	mutex_init(&rdev->ring_lock);
1293 	mutex_init(&rdev->dc_hw_i2c_mutex);
1294 	atomic_set(&rdev->ih.lock, 0);
1295 	mutex_init(&rdev->gem.mutex);
1296 	mutex_init(&rdev->pm.mutex);
1297 	mutex_init(&rdev->gpu_clock_mutex);
1298 	mutex_init(&rdev->srbm_mutex);
1299 	init_rwsem(&rdev->pm.mclk_lock);
1300 	init_rwsem(&rdev->exclusive_lock);
1301 	init_waitqueue_head(&rdev->irq.vblank_queue);
1302 	mutex_init(&rdev->mn_lock);
1303 	hash_init(rdev->mn_hash);
1304 	r = radeon_gem_init(rdev);
1305 	if (r)
1306 		return r;
1307 
1308 	radeon_check_arguments(rdev);
1309 	/* Adjust VM size here.
1310 	 * Max GPUVM size for cayman+ is 40 bits.
1311 	 */
1312 	rdev->vm_manager.max_pfn = radeon_vm_size << 18;
1313 
1314 	/* Set asic functions */
1315 	r = radeon_asic_init(rdev);
1316 	if (r)
1317 		return r;
1318 
1319 	/* all of the newer IGP chips have an internal gart
1320 	 * However some rs4xx report as AGP, so remove that here.
1321 	 */
1322 	if ((rdev->family >= CHIP_RS400) &&
1323 	    (rdev->flags & RADEON_IS_IGP)) {
1324 		rdev->flags &= ~RADEON_IS_AGP;
1325 	}
1326 
1327 	if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
1328 		radeon_agp_disable(rdev);
1329 	}
1330 
1331 	/* Set the internal MC address mask
1332 	 * This is the max address of the GPU's
1333 	 * internal address space.
1334 	 */
1335 	if (rdev->family >= CHIP_CAYMAN)
1336 		rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
1337 	else if (rdev->family >= CHIP_CEDAR)
1338 		rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
1339 	else
1340 		rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
1341 
1342 	/* set DMA mask + need_dma32 flags.
1343 	 * PCIE - can handle 40-bits.
1344 	 * IGP - can handle 40-bits
1345 	 * AGP - generally dma32 is safest
1346 	 * PCI - dma32 for legacy pci gart, 40 bits on newer asics
1347 	 */
1348 	rdev->need_dma32 = false;
1349 	if (rdev->flags & RADEON_IS_AGP)
1350 		rdev->need_dma32 = true;
1351 	if ((rdev->flags & RADEON_IS_PCI) &&
1352 	    (rdev->family <= CHIP_RS740))
1353 		rdev->need_dma32 = true;
1354 
1355 	dma_bits = rdev->need_dma32 ? 32 : 40;
1356 	r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1357 	if (r) {
1358 		rdev->need_dma32 = true;
1359 		dma_bits = 32;
1360 		printk(KERN_WARNING "radeon: No suitable DMA available.\n");
1361 	}
1362 	r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
1363 	if (r) {
1364 		pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
1365 		printk(KERN_WARNING "radeon: No coherent DMA available.\n");
1366 	}
1367 
1368 	/* Registers mapping */
1369 	/* TODO: block userspace mapping of io register */
1370 	spin_lock_init(&rdev->mmio_idx_lock);
1371 	spin_lock_init(&rdev->smc_idx_lock);
1372 	spin_lock_init(&rdev->pll_idx_lock);
1373 	spin_lock_init(&rdev->mc_idx_lock);
1374 	spin_lock_init(&rdev->pcie_idx_lock);
1375 	spin_lock_init(&rdev->pciep_idx_lock);
1376 	spin_lock_init(&rdev->pif_idx_lock);
1377 	spin_lock_init(&rdev->cg_idx_lock);
1378 	spin_lock_init(&rdev->uvd_idx_lock);
1379 	spin_lock_init(&rdev->rcu_idx_lock);
1380 	spin_lock_init(&rdev->didt_idx_lock);
1381 	spin_lock_init(&rdev->end_idx_lock);
1382 	if (rdev->family >= CHIP_BONAIRE) {
1383 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 5);
1384 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 5);
1385 	} else {
1386 		rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
1387 		rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
1388 	}
1389 	rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
1390 	if (rdev->rmmio == NULL) {
1391 		return -ENOMEM;
1392 	}
1393 	DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
1394 	DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
1395 
1396 	/* doorbell bar mapping */
1397 	if (rdev->family >= CHIP_BONAIRE)
1398 		radeon_doorbell_init(rdev);
1399 
1400 	/* io port mapping */
1401 	for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
1402 		if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
1403 			rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
1404 			rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
1405 			break;
1406 		}
1407 	}
1408 	if (rdev->rio_mem == NULL)
1409 		DRM_ERROR("Unable to find PCI I/O BAR\n");
1410 
1411 	if (rdev->flags & RADEON_IS_PX)
1412 		radeon_device_handle_px_quirks(rdev);
1413 
1414 	/* if we have > 1 VGA cards, then disable the radeon VGA resources */
1415 	/* this will fail for cards that aren't VGA class devices, just
1416 	 * ignore it */
1417 	vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
1418 
1419 	if (rdev->flags & RADEON_IS_PX)
1420 		runtime = true;
1421 	vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops, runtime);
1422 	if (runtime)
1423 		vga_switcheroo_init_domain_pm_ops(rdev->dev, &rdev->vga_pm_domain);
1424 
1425 	r = radeon_init(rdev);
1426 	if (r)
1427 		goto failed;
1428 
1429 	r = radeon_gem_debugfs_init(rdev);
1430 	if (r) {
1431 		DRM_ERROR("registering gem debugfs failed (%d).\n", r);
1432 	}
1433 
1434 	if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
1435 		/* Acceleration not working on AGP card try again
1436 		 * with fallback to PCI or PCIE GART
1437 		 */
1438 		radeon_asic_reset(rdev);
1439 		radeon_fini(rdev);
1440 		radeon_agp_disable(rdev);
1441 		r = radeon_init(rdev);
1442 		if (r)
1443 			goto failed;
1444 	}
1445 
1446 	r = radeon_ib_ring_tests(rdev);
1447 	if (r)
1448 		DRM_ERROR("ib ring test failed (%d).\n", r);
1449 
1450 	/*
1451 	 * Turks/Thames GPU will freeze whole laptop if DPM is not restarted
1452 	 * after the CP ring have chew one packet at least. Hence here we stop
1453 	 * and restart DPM after the radeon_ib_ring_tests().
1454 	 */
1455 	if (rdev->pm.dpm_enabled &&
1456 	    (rdev->pm.pm_method == PM_METHOD_DPM) &&
1457 	    (rdev->family == CHIP_TURKS) &&
1458 	    (rdev->flags & RADEON_IS_MOBILITY)) {
1459 		mutex_lock(&rdev->pm.mutex);
1460 		radeon_dpm_disable(rdev);
1461 		radeon_dpm_enable(rdev);
1462 		mutex_unlock(&rdev->pm.mutex);
1463 	}
1464 
1465 	if ((radeon_testing & 1)) {
1466 		if (rdev->accel_working)
1467 			radeon_test_moves(rdev);
1468 		else
1469 			DRM_INFO("radeon: acceleration disabled, skipping move tests\n");
1470 	}
1471 	if ((radeon_testing & 2)) {
1472 		if (rdev->accel_working)
1473 			radeon_test_syncing(rdev);
1474 		else
1475 			DRM_INFO("radeon: acceleration disabled, skipping sync tests\n");
1476 	}
1477 	if (radeon_benchmarking) {
1478 		if (rdev->accel_working)
1479 			radeon_benchmark(rdev, radeon_benchmarking);
1480 		else
1481 			DRM_INFO("radeon: acceleration disabled, skipping benchmarks\n");
1482 	}
1483 	return 0;
1484 
1485 failed:
1486 	if (runtime)
1487 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1488 	return r;
1489 }
1490 
1491 static void radeon_debugfs_remove_files(struct radeon_device *rdev);
1492 
1493 /**
1494  * radeon_device_fini - tear down the driver
1495  *
1496  * @rdev: radeon_device pointer
1497  *
1498  * Tear down the driver info (all asics).
1499  * Called at driver shutdown.
1500  */
radeon_device_fini(struct radeon_device * rdev)1501 void radeon_device_fini(struct radeon_device *rdev)
1502 {
1503 	DRM_INFO("radeon: finishing device.\n");
1504 	rdev->shutdown = true;
1505 	/* evict vram memory */
1506 	radeon_bo_evict_vram(rdev);
1507 	radeon_fini(rdev);
1508 	vga_switcheroo_unregister_client(rdev->pdev);
1509 	if (rdev->flags & RADEON_IS_PX)
1510 		vga_switcheroo_fini_domain_pm_ops(rdev->dev);
1511 	vga_client_register(rdev->pdev, NULL, NULL, NULL);
1512 	if (rdev->rio_mem)
1513 		pci_iounmap(rdev->pdev, rdev->rio_mem);
1514 	rdev->rio_mem = NULL;
1515 	iounmap(rdev->rmmio);
1516 	rdev->rmmio = NULL;
1517 	if (rdev->family >= CHIP_BONAIRE)
1518 		radeon_doorbell_fini(rdev);
1519 	radeon_debugfs_remove_files(rdev);
1520 }
1521 
1522 
1523 /*
1524  * Suspend & resume.
1525  */
1526 /**
1527  * radeon_suspend_kms - initiate device suspend
1528  *
1529  * @pdev: drm dev pointer
1530  * @state: suspend state
1531  *
1532  * Puts the hw in the suspend state (all asics).
1533  * Returns 0 for success or an error on failure.
1534  * Called at driver suspend.
1535  */
radeon_suspend_kms(struct drm_device * dev,bool suspend,bool fbcon)1536 int radeon_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon)
1537 {
1538 	struct radeon_device *rdev;
1539 	struct drm_crtc *crtc;
1540 	struct drm_connector *connector;
1541 	int i, r;
1542 
1543 	if (dev == NULL || dev->dev_private == NULL) {
1544 		return -ENODEV;
1545 	}
1546 
1547 	rdev = dev->dev_private;
1548 
1549 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1550 		return 0;
1551 
1552 	drm_kms_helper_poll_disable(dev);
1553 
1554 	/* turn off display hw */
1555 	list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1556 		drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
1557 	}
1558 
1559 	/* unpin the front buffers */
1560 	list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1561 		struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->primary->fb);
1562 		struct radeon_bo *robj;
1563 
1564 		if (rfb == NULL || rfb->obj == NULL) {
1565 			continue;
1566 		}
1567 		robj = gem_to_radeon_bo(rfb->obj);
1568 		/* don't unpin kernel fb objects */
1569 		if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
1570 			r = radeon_bo_reserve(robj, false);
1571 			if (r == 0) {
1572 				radeon_bo_unpin(robj);
1573 				radeon_bo_unreserve(robj);
1574 			}
1575 		}
1576 	}
1577 	/* evict vram memory */
1578 	radeon_bo_evict_vram(rdev);
1579 
1580 	/* wait for gpu to finish processing current batch */
1581 	for (i = 0; i < RADEON_NUM_RINGS; i++) {
1582 		r = radeon_fence_wait_empty(rdev, i);
1583 		if (r) {
1584 			/* delay GPU reset to resume */
1585 			radeon_fence_driver_force_completion(rdev, i);
1586 		}
1587 	}
1588 
1589 	radeon_save_bios_scratch_regs(rdev);
1590 
1591 	radeon_suspend(rdev);
1592 	radeon_hpd_fini(rdev);
1593 	/* evict remaining vram memory */
1594 	radeon_bo_evict_vram(rdev);
1595 
1596 	radeon_agp_suspend(rdev);
1597 
1598 	pci_save_state(dev->pdev);
1599 	if (suspend) {
1600 		/* Shut down the device */
1601 		pci_disable_device(dev->pdev);
1602 		pci_set_power_state(dev->pdev, PCI_D3hot);
1603 	}
1604 
1605 	if (fbcon) {
1606 		console_lock();
1607 		radeon_fbdev_set_suspend(rdev, 1);
1608 		console_unlock();
1609 	}
1610 	return 0;
1611 }
1612 
1613 /**
1614  * radeon_resume_kms - initiate device resume
1615  *
1616  * @pdev: drm dev pointer
1617  *
1618  * Bring the hw back to operating state (all asics).
1619  * Returns 0 for success or an error on failure.
1620  * Called at driver resume.
1621  */
radeon_resume_kms(struct drm_device * dev,bool resume,bool fbcon)1622 int radeon_resume_kms(struct drm_device *dev, bool resume, bool fbcon)
1623 {
1624 	struct drm_connector *connector;
1625 	struct radeon_device *rdev = dev->dev_private;
1626 	int r;
1627 
1628 	if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1629 		return 0;
1630 
1631 	if (fbcon) {
1632 		console_lock();
1633 	}
1634 	if (resume) {
1635 		pci_set_power_state(dev->pdev, PCI_D0);
1636 		pci_restore_state(dev->pdev);
1637 		if (pci_enable_device(dev->pdev)) {
1638 			if (fbcon)
1639 				console_unlock();
1640 			return -1;
1641 		}
1642 	}
1643 	/* resume AGP if in use */
1644 	radeon_agp_resume(rdev);
1645 	radeon_resume(rdev);
1646 
1647 	r = radeon_ib_ring_tests(rdev);
1648 	if (r)
1649 		DRM_ERROR("ib ring test failed (%d).\n", r);
1650 
1651 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1652 		/* do dpm late init */
1653 		r = radeon_pm_late_init(rdev);
1654 		if (r) {
1655 			rdev->pm.dpm_enabled = false;
1656 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1657 		}
1658 	} else {
1659 		/* resume old pm late */
1660 		radeon_pm_resume(rdev);
1661 	}
1662 
1663 	radeon_restore_bios_scratch_regs(rdev);
1664 
1665 	/* init dig PHYs, disp eng pll */
1666 	if (rdev->is_atom_bios) {
1667 		radeon_atom_encoder_init(rdev);
1668 		radeon_atom_disp_eng_pll_init(rdev);
1669 		/* turn on the BL */
1670 		if (rdev->mode_info.bl_encoder) {
1671 			u8 bl_level = radeon_get_backlight_level(rdev,
1672 								 rdev->mode_info.bl_encoder);
1673 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1674 						   bl_level);
1675 		}
1676 	}
1677 	/* reset hpd state */
1678 	radeon_hpd_init(rdev);
1679 	/* blat the mode back in */
1680 	if (fbcon) {
1681 		drm_helper_resume_force_mode(dev);
1682 		/* turn on display hw */
1683 		list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
1684 			drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
1685 		}
1686 	}
1687 
1688 	drm_kms_helper_poll_enable(dev);
1689 
1690 	/* set the power state here in case we are a PX system or headless */
1691 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1692 		radeon_pm_compute_clocks(rdev);
1693 
1694 	if (fbcon) {
1695 		radeon_fbdev_set_suspend(rdev, 0);
1696 		console_unlock();
1697 	}
1698 
1699 	return 0;
1700 }
1701 
1702 /**
1703  * radeon_gpu_reset - reset the asic
1704  *
1705  * @rdev: radeon device pointer
1706  *
1707  * Attempt the reset the GPU if it has hung (all asics).
1708  * Returns 0 for success or an error on failure.
1709  */
radeon_gpu_reset(struct radeon_device * rdev)1710 int radeon_gpu_reset(struct radeon_device *rdev)
1711 {
1712 	unsigned ring_sizes[RADEON_NUM_RINGS];
1713 	uint32_t *ring_data[RADEON_NUM_RINGS];
1714 
1715 	bool saved = false;
1716 
1717 	int i, r;
1718 	int resched;
1719 
1720 	down_write(&rdev->exclusive_lock);
1721 
1722 	if (!rdev->needs_reset) {
1723 		up_write(&rdev->exclusive_lock);
1724 		return 0;
1725 	}
1726 
1727 	radeon_save_bios_scratch_regs(rdev);
1728 	/* block TTM */
1729 	resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
1730 	radeon_suspend(rdev);
1731 	radeon_hpd_fini(rdev);
1732 
1733 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1734 		ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
1735 						   &ring_data[i]);
1736 		if (ring_sizes[i]) {
1737 			saved = true;
1738 			dev_info(rdev->dev, "Saved %d dwords of commands "
1739 				 "on ring %d.\n", ring_sizes[i], i);
1740 		}
1741 	}
1742 
1743 	r = radeon_asic_reset(rdev);
1744 	if (!r) {
1745 		dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
1746 		radeon_resume(rdev);
1747 	}
1748 
1749 	radeon_restore_bios_scratch_regs(rdev);
1750 
1751 	for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1752 		if (!r && ring_data[i]) {
1753 			radeon_ring_restore(rdev, &rdev->ring[i],
1754 					    ring_sizes[i], ring_data[i]);
1755 		} else {
1756 			radeon_fence_driver_force_completion(rdev, i);
1757 			kfree(ring_data[i]);
1758 		}
1759 	}
1760 
1761 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled) {
1762 		/* do dpm late init */
1763 		r = radeon_pm_late_init(rdev);
1764 		if (r) {
1765 			rdev->pm.dpm_enabled = false;
1766 			DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1767 		}
1768 	} else {
1769 		/* resume old pm late */
1770 		radeon_pm_resume(rdev);
1771 	}
1772 
1773 	/* init dig PHYs, disp eng pll */
1774 	if (rdev->is_atom_bios) {
1775 		radeon_atom_encoder_init(rdev);
1776 		radeon_atom_disp_eng_pll_init(rdev);
1777 		/* turn on the BL */
1778 		if (rdev->mode_info.bl_encoder) {
1779 			u8 bl_level = radeon_get_backlight_level(rdev,
1780 								 rdev->mode_info.bl_encoder);
1781 			radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
1782 						   bl_level);
1783 		}
1784 	}
1785 	/* reset hpd state */
1786 	radeon_hpd_init(rdev);
1787 
1788 	ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
1789 
1790 	rdev->in_reset = true;
1791 	rdev->needs_reset = false;
1792 
1793 	downgrade_write(&rdev->exclusive_lock);
1794 
1795 	drm_helper_resume_force_mode(rdev->ddev);
1796 
1797 	/* set the power state here in case we are a PX system or headless */
1798 	if ((rdev->pm.pm_method == PM_METHOD_DPM) && rdev->pm.dpm_enabled)
1799 		radeon_pm_compute_clocks(rdev);
1800 
1801 	if (!r) {
1802 		r = radeon_ib_ring_tests(rdev);
1803 		if (r && saved)
1804 			r = -EAGAIN;
1805 	} else {
1806 		/* bad news, how to tell it to userspace ? */
1807 		dev_info(rdev->dev, "GPU reset failed\n");
1808 	}
1809 
1810 	rdev->needs_reset = r == -EAGAIN;
1811 	rdev->in_reset = false;
1812 
1813 	up_read(&rdev->exclusive_lock);
1814 	return r;
1815 }
1816 
1817 
1818 /*
1819  * Debugfs
1820  */
radeon_debugfs_add_files(struct radeon_device * rdev,struct drm_info_list * files,unsigned nfiles)1821 int radeon_debugfs_add_files(struct radeon_device *rdev,
1822 			     struct drm_info_list *files,
1823 			     unsigned nfiles)
1824 {
1825 	unsigned i;
1826 
1827 	for (i = 0; i < rdev->debugfs_count; i++) {
1828 		if (rdev->debugfs[i].files == files) {
1829 			/* Already registered */
1830 			return 0;
1831 		}
1832 	}
1833 
1834 	i = rdev->debugfs_count + 1;
1835 	if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
1836 		DRM_ERROR("Reached maximum number of debugfs components.\n");
1837 		DRM_ERROR("Report so we increase "
1838 		          "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
1839 		return -EINVAL;
1840 	}
1841 	rdev->debugfs[rdev->debugfs_count].files = files;
1842 	rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
1843 	rdev->debugfs_count = i;
1844 #if defined(CONFIG_DEBUG_FS)
1845 	drm_debugfs_create_files(files, nfiles,
1846 				 rdev->ddev->control->debugfs_root,
1847 				 rdev->ddev->control);
1848 	drm_debugfs_create_files(files, nfiles,
1849 				 rdev->ddev->primary->debugfs_root,
1850 				 rdev->ddev->primary);
1851 #endif
1852 	return 0;
1853 }
1854 
radeon_debugfs_remove_files(struct radeon_device * rdev)1855 static void radeon_debugfs_remove_files(struct radeon_device *rdev)
1856 {
1857 #if defined(CONFIG_DEBUG_FS)
1858 	unsigned i;
1859 
1860 	for (i = 0; i < rdev->debugfs_count; i++) {
1861 		drm_debugfs_remove_files(rdev->debugfs[i].files,
1862 					 rdev->debugfs[i].num_files,
1863 					 rdev->ddev->control);
1864 		drm_debugfs_remove_files(rdev->debugfs[i].files,
1865 					 rdev->debugfs[i].num_files,
1866 					 rdev->ddev->primary);
1867 	}
1868 #endif
1869 }
1870 
1871 #if defined(CONFIG_DEBUG_FS)
radeon_debugfs_init(struct drm_minor * minor)1872 int radeon_debugfs_init(struct drm_minor *minor)
1873 {
1874 	return 0;
1875 }
1876 
radeon_debugfs_cleanup(struct drm_minor * minor)1877 void radeon_debugfs_cleanup(struct drm_minor *minor)
1878 {
1879 }
1880 #endif
1881