Searched refs:BASE (Results 1 – 8 of 8) sorted by relevance
/arch/sparc/net/ |
D | bpf_jit_comp.c | 209 #define emit_loadptr(BASE, STRUCT, FIELD, DEST) \ argument 212 *prog++ = LDPTRI | RS1(BASE) | S13(_off) | RD(DEST); \ 215 #define emit_load32(BASE, STRUCT, FIELD, DEST) \ argument 218 *prog++ = LD32I | RS1(BASE) | S13(_off) | RD(DEST); \ 221 #define emit_load16(BASE, STRUCT, FIELD, DEST) \ argument 224 *prog++ = LD16I | RS1(BASE) | S13(_off) | RD(DEST); \ 227 #define __emit_load8(BASE, STRUCT, FIELD, DEST) \ argument 229 *prog++ = LD8I | RS1(BASE) | S13(_off) | RD(DEST); \ 232 #define emit_load8(BASE, STRUCT, FIELD, DEST) \ argument 234 __emit_load8(BASE, STRUCT, FIELD, DEST); \ [all …]
|
/arch/sparc/kernel/ |
D | sun4v_tlb_miss.S | 10 #define LOAD_ITLB_INFO(BASE, VADDR, CTX) \ argument 11 ldx [BASE + HV_FAULT_I_ADDR_OFFSET], VADDR; \ 12 ldx [BASE + HV_FAULT_I_CTX_OFFSET], CTX; 15 #define LOAD_DTLB_INFO(BASE, VADDR, CTX) \ argument 16 ldx [BASE + HV_FAULT_D_ADDR_OFFSET], VADDR; \ 17 ldx [BASE + HV_FAULT_D_CTX_OFFSET], CTX;
|
/arch/mips/include/asm/mips-boards/ |
D | bonito64.h | 411 #define BONITO_PCIMEMBASECFGBASE(WIN, BASE) (((BASE)>>(BONITO_PCIMEMBASECFG_ASHIFT-BONITO_PCIMEMBAS… argument
|
/arch/microblaze/ |
D | Kconfig.platform | 35 BASE Address for kernel
|
/arch/mips/kernel/ |
D | traps.c | 492 #define BASE 0x03e00000 macro 533 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset); in simulate_ll() 573 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset); in simulate_sc()
|
/arch/m68k/fpsp040/ |
D | slogn.S | 356 lea LOGTBL,%a0 | ...BASE ADDRESS OF 1/F AND LOG(F)
|
/arch/mips/kvm/ |
D | emulate.c | 1987 #define BASE 0x03e00000 macro
|
/arch/m68k/ifpsp060/src/ |
D | fplsp.S | 8253 lea LOGTBL(%pc),%a0 # BASE ADDRESS OF 1/F AND LOG(F)
|