Home
last modified time | relevance | path

Searched refs:GPCR (Results 1 – 11 of 11) sorted by relevance

/arch/arm/mach-sa1100/
Dbadge4.c182 GPCR = (BADGE4_GPIO_LGP2 | BADGE4_GPIO_LGP3 | in badge4_init()
197 GPCR = (BADGE4_GPIO_SDSDA | BADGE4_GPIO_SDSCL); in badge4_init()
201 GPCR = (BADGE4_GPIO_UART_HS1 | BADGE4_GPIO_UART_HS2); in badge4_init()
205 GPCR = BADGE4_GPIO_MUXSEL0; in badge4_init()
210 GPCR = BADGE4_GPIO_TESTPT_J7; in badge4_init()
214 GPCR = BADGE4_GPIO_PCMEN5V; /* initially off */ in badge4_init()
287 GPCR = BADGE4_GPIO_PCMEN5V; in badge4_set_5V()
Dassabet.c102 GPCR = SDA; in adv7171_start()
118 GPCR = SCK; in adv7171_send()
123 GPCR = SDA; in adv7171_send()
128 GPCR = SCK; in adv7171_send()
138 GPCR = SCK | SDA; in adv7171_send()
152 GPCR = SDA | SCK | MOD; /* clear L3 mode to ensure UDA1341 doesn't respond */ in adv7171_write()
167 GPCR = (~gplr) & (SDA | SCK | MOD); in adv7171_write()
436 GPCR = GPIO_SSP_TXD | GPIO_SSP_SCLK | GPIO_SSP_SFRM; in assabet_init()
444 GPCR = GPIO_GPIO27; in assabet_init()
Dpm.c107 GPCR = ~gpio; in sa11x0_pm_enter()
Dshannon.c96 GPCR = SHANNON_GPIO_CODEC_RESET; in shannon_map_io()
Dpleb.c125 GPCR = GPIO_ETH0_EN; /* clear MCLK (enable smc) */ in pleb_map_io()
Djornada720_ssp.c115 GPCR = GPIO_GPIO25; in jornada_ssp_start()
Dgeneric.c385 GPCR = GPIO_MBGNT; in sa1110_mb_disable()
404 GPCR = GPIO_MBGNT; in sa1110_mb_enable()
Djornada720.c248 GPCR = GPIO_GPIO20; /* stop gpio20 */ in jornada720_init()
Dh3xxx.c314 GPCR = 0x0fffffff; /* All outputs are set low by default */ in h3xxx_map_io()
/arch/arm/mach-pxa/
Dmfp-pxa2xx.c37 #define GPCR(x) __REG2(0x40E00000, BANK_OFF((x) >> 5) + 0x24) macro
379 GPCR(i * 32) = ~PGSR(i); in pxa2xx_mfp_suspend()
403 GPCR(i * 32) = ~saved_gplr[i]; in pxa2xx_mfp_resume()
/arch/arm/mach-sa1100/include/mach/
DSA-1100.h1141 #define GPCR __REG(0x9004000C) /* GPIO Pin output Clear Reg. */ macro