/arch/arm/crypto/ |
D | sha2-ce-core.S | 34 .macro add_only, ev, s0 argument 36 .ifnb \s0 41 .ifnb \s0 42 vadd.u32 ta\ev, q\s0, k\ev 46 .macro add_update, ev, s0, s1, s2, s3 47 sha256su0.32 q\s0, q\s1 49 sha256su1.32 q\s0, q\s2, q\s3
|
D | aes-armv4.S | 263 ldr r4,[r10,r7,lsl#2] @ Te3[s0>>0] 265 ldr r5,[r10,r8,lsl#2] @ Te2[s0>>8] 267 ldr r6,[r10,r9,lsl#2] @ Te1[s0>>16] 269 ldr r0,[r10,r0,lsl#2] @ Te0[s0>>24] 325 ldrb r4,[r10,r7,lsl#2] @ Te4[s0>>0] 327 ldrb r5,[r10,r8,lsl#2] @ Te4[s0>>8] 329 ldrb r6,[r10,r9,lsl#2] @ Te4[s0>>16] 331 ldrb r0,[r10,r0,lsl#2] @ Te4[s0>>24] 958 ldr r4,[r10,r7,lsl#2] @ Td1[s0>>16] 960 ldr r5,[r10,r8,lsl#2] @ Td2[s0>>8] [all …]
|
/arch/mips/kernel/ |
D | relocate_kernel.S | 22 PTR_L s0, kexec_indirection_page 26 PTR_L s2, (s0) 27 PTR_ADDIU s0, s0, SZREG 45 and s0, s2, ~0x2 127 1: LONG_L s0, (t0) 128 bne s0, zero,1b
|
D | entry.S | 36 LONG_S s0, TI_REGS($28) 80 jal s0
|
D | genex.S | 189 LONG_L s0, TI_REGS($28) 259 move s0, v0 261 move v0, s0 264 LONG_L s0, TI_REGS($28)
|
D | scall64-n32.S | 74 move s0, t2 81 move t2, s0
|
/arch/arm64/crypto/ |
D | sha2-ce-core.S | 32 .macro add_only, ev, rc, s0 argument 35 add t1.4s, v\s0\().4s, \rc\().4s 39 .ifnb \s0 40 add t0.4s, v\s0\().4s, \rc\().4s 47 .macro add_update, ev, rc, s0, s1, s2, s3 48 sha256su0 v\s0\().4s, v\s1\().4s 50 sha256su1 v\s0\().4s, v\s2\().4s, v\s3\().4s
|
D | sha1-ce-core.S | 37 .macro add_only, op, ev, rc, s0, dg1 39 add t1.4s, v\s0\().4s, \rc\().4s 47 .ifnb \s0 48 add t0.4s, v\s0\().4s, \rc\().4s 55 .macro add_update, op, ev, rc, s0, s1, s2, s3, dg1 56 sha1su0 v\s0\().4s, v\s1\().4s, v\s2\().4s 58 sha1su1 v\s0\().4s, v\s3\().4s
|
/arch/mips/boot/compressed/ |
D | head.S | 23 move s0, a0 43 move a0, s0
|
/arch/mips/include/asm/ |
D | regdef.h | 42 #define s0 $16 /* callee saved */ macro 85 #define s0 $16 /* callee saved */ macro
|
D | asmmacro-64.h | 17 LONG_S s0, THREAD_REG16(\thread) 30 LONG_L s0, THREAD_REG16(\thread)
|
D | asmmacro-32.h | 64 LONG_S s0, THREAD_REG16(\thread) 77 LONG_L s0, THREAD_REG16(\thread)
|
/arch/mips/alchemy/devboards/ |
D | db1000.c | 498 int c0, c1, d0, d1, s0, s1, flashsize = 32, twosocks = 1; in db1000_dev_setup() local 507 s0 = AU1500_GPIO1_INT; in db1000_dev_setup() 514 s0 = AU1100_GPIO1_INT; in db1000_dev_setup() 549 s0 = AU1000_GPIO1_INT; in db1000_dev_setup() 556 s0 = AU1500_GPIO202_INT; in db1000_dev_setup() 569 s0 = AU1100_GPIO10_INT; in db1000_dev_setup() 587 irq_set_irq_type(s0, IRQ_TYPE_LEVEL_LOW); in db1000_dev_setup()
|
/arch/mips/power/ |
D | hibernate_asm.S | 21 PTR_S s0, PT_R16(t0) 51 PTR_L s0, PT_R16(t0)
|
/arch/alpha/include/uapi/asm/ |
D | regdef.h | 15 #define s0 $9 /* saved-registers (callee-saved registers) */ macro
|
/arch/x86/crypto/ |
D | twofish-x86_64-asm_64-3way.S | 29 #define s0 0 macro 150 g1g2_3(ab, cd, s0, s1, s2, s3, s0, s1, s2, s3, RX, RY); \ 157 g1g2_3(ba, dc, s1, s2, s3, s0, s3, s0, s1, s2, RY, RX); \
|
D | blowfish-x86_64-asm_64.S | 30 #define s0 ((16 + 2) * 4) macro 79 movl s0(CTX,RT0,4), RT0d; \ 203 movl s0(CTX,RT0,4), RT0d; \
|
D | twofish-avx-x86_64-asm_64.S | 42 #define s0 0 macro 136 G(RGI1, RGI2, x1, s0, s1, s2, s3); \ 142 G(RGI3, RGI4, y1, s1, s2, s3, s0); \ 148 G(RGI1, RGI2, x2, s0, s1, s2, s3); \ 152 G(RGI3, RGI4, y2, s1, s2, s3, s0); \
|
D | sha512-ssse3-asm.S | 250 pxor %xmm4, %xmm3 # XMM3 = s0(W[t-15]) 252 paddq %xmm3, %xmm0 # XMM0 = s1(W[t-2]) + s0(W[t-15]) 255 paddq W_t(idx), %xmm0 # XMM0 = s1(W[t-2]) + s0(W[t-15]) + W[t-16] 257 paddq %xmm1, %xmm0 # XMM0 = s1(W[t-2]) + W[t-7] + s0(W[t-15]) + W[t-16]
|
D | sha256-ssse3-asm.S | 148 ## compute s0 four at a time and s1 two at a time 166 ## compute s0 219 pxor XTMP4, XTMP1 # XTMP1 = s0 227 paddd XTMP1, XTMP0 # XTMP0 = W[-16] + W[-7] + s0
|
/arch/mips/fw/lib/ |
D | call_o32.S | 60 REG_S s0,O32_FRAMESZ-11*SZREG(sp) 94 REG_L s0,O32_FRAMESZ-11*SZREG(sp)
|
/arch/cris/arch-v32/kernel/ |
D | kgdb_asm.S | 327 move $r0, $s0 378 move $r0, $s0 420 move $r0, $s0
|
D | head.S | 145 move $r2, $s0 ; mm_cfg, virtual memory configuration. 154 move $r2, $s0 ; mm_cfg, virtual memory configuration. 162 move $r0, $s0
|
/arch/powerpc/lib/ |
D | memcpy_64.S | 117 # s1<< in r8, d0=(s0<<|s1>>) in r7, s3 in r0, s2 in r9, nix in r6 & r12 135 # d0=(s0<<|s1>>) in r12, s1<< in r6, s2>> in r7, s2<< in r8, s3 in r9
|
/arch/x86/math-emu/ |
D | fpu_proto.h | 93 extern int poly_l2p1(u_char s0, u_char s1, FPU_REG *r0, FPU_REG *r1,
|