/drivers/scsi/ |
D | tmscsim.h | 190 #define BIT2 0x00000004 macro 197 #define FORMATING_MEDIA BIT2 203 #define ASPI_SUPPORT BIT2 209 #define SRB_MSGOUT BIT2 /*;arbitration+msg_out 1st byte*/ 226 #define OVER_RUN BIT2 234 #define RESET_DONE BIT2 244 #define RESET_DEV0 BIT2 281 #define WIDE_ENABLE BIT2 /* Not used ;-) */ 336 #define EN_DISCONNECT_ BIT2 343 #define RST_SCSI_BUS BIT2 [all …]
|
D | dc395x.h | 73 #define BIT2 0x00000004 macro 80 #define FORMATING_MEDIA BIT2 86 #define ASPI_SUPPORT BIT2 122 #define RESET_DONE BIT2 130 #define OVER_RUN BIT2 140 #define RESET_DEV0 BIT2 175 #define WIDE_NEGO_ENABLE BIT2 631 #define RST_SCSI_BUS BIT2
|
/drivers/staging/vt6655/ |
D | 80211hdr.h | 39 #define BIT2 0x00000004 macro 159 #define WLAN_GET_FC_FTYPE(n) ((((unsigned short)(n) >> 8) & (BIT2 | BIT3)) >> 2) 171 #define WLAN_GET_SEQ_FRGNUM(n) (((unsigned short)(n) >> 8) & (BIT0|BIT1|BIT2|BIT3)) 172 #define WLAN_GET_SEQ_SEQNUM(n) ((((unsigned short)(n) >> 8) & (~(BIT0|BIT1|BIT2|BIT3))) >> 4) 177 #define WLAN_GET_CAP_INFO_CFPOLLABLE(n) ((((n) >> 8) & BIT2) >> 2) 192 #define WLAN_GET_FC_FTYPE(n) ((((unsigned short)(n)) & (BIT2 | BIT3)) >> 2) 204 #define WLAN_GET_SEQ_FRGNUM(n) (((unsigned short)(n)) & (BIT0|BIT1|BIT2|BIT3)) 205 #define WLAN_GET_SEQ_SEQNUM(n) ((((unsigned short)(n)) & (~(BIT0|BIT1|BIT2|BIT3))) >> 4) 210 #define WLAN_GET_CAP_INFO_CFPOLLABLE(n) (((n) & BIT2) >> 2) 255 #define WLAN_GET_ERP_BARKER_MODE(n) (((n) & BIT2) >> 2)
|
D | hostap.h | 36 #define WLAN_RATE_5M5 BIT2
|
/drivers/staging/rtl8192e/rtl8192e/ |
D | r8192E_hw.h | 144 #define RCR_FILTER_MASK (BIT0 | BIT1 | BIT2 | BIT3 | BIT5 | BIT12 | \ 161 #define RCR_AM BIT2 217 #define SCR_TxEncEnable BIT2 240 #define IMR_VIDOK BIT2 247 #define TPPoll_VIQ BIT2 287 #define AcmHw_ViqEn BIT2 295 #define AcmFw_VoqStatus BIT2 348 #define BW_OPMODE_20MHZ BIT2 377 #define RRSR_5_5M BIT2
|
/drivers/staging/rtl8188eu/include/ |
D | rtl8188e_spec.h | 28 #define BIT2 0x00000004 macro 542 #define CMD_EFUSE_PATCH BIT2 553 #define RRSR_5_5M BIT2 578 #define BW_OPMODE_20MHZ BIT2 612 #define WOW_MAGIC BIT2 /* Magic packet */ 640 #define IMR_VODOK_88E BIT2 /* AC_VO DMA OK */ 703 #define StopBE BIT2 730 #define RCR_AM BIT2 /* Accept multicast packet */ 1202 #define SDIO_HIMR_TXERR_MSK BIT2 1228 #define SDIO_HISR_TXERR BIT2 [all …]
|
D | rtw_sreset.h | 35 #define USB_WRITE_PORT_FAIL BIT2
|
D | odm.h | 419 ODM_BB_DYNAMIC_TXPWR = BIT2, 465 ODM_RF_TX_C = BIT2, 503 ODM_SCAN = BIT2, 517 ODM_WM_A = BIT2,
|
D | odm_debug.h | 62 #define ODM_COMP_DYNAMIC_TXPWR BIT2
|
D | Hal8188EPhyCfg.h | 90 WIRELESS_MODE_A = BIT2,
|
D | osdep_service.h | 109 #define BIT2 0x00000004 macro
|
/drivers/staging/rtl8192u/ |
D | r8192U_hw.h | 158 #define RCR_AM BIT2 // Accept multicast packet 185 #define SCR_TxEncEnable BIT2 //Enable Tx Encryption 231 #define AcmHw_ViqEn BIT2 286 #define BW_OPMODE_20MHZ BIT2 309 #define RRSR_5_5M BIT2
|
/drivers/video/fbdev/via/ |
D | dvi.c | 349 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0() 352 BIT0 + BIT1 + BIT2); in dvi_patch_skew_dvp0() 359 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp0() 384 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low() 391 BIT0 + BIT1 + BIT2 + BIT3); in dvi_patch_skew_dvp_low()
|
D | lcd.c | 359 viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2); in load_lcd_scaling() 534 BIT0 + BIT1 + BIT2 + BIT3); in lcd_patch_skew() 577 BIT0 + BIT1 + BIT2); in viafb_lcd_set_mode() 760 BIT7 + BIT2 + BIT1 + BIT0); in set_lcd_output_path()
|
/drivers/net/wireless/rtlwifi/rtl8821ae/ |
D | pwrseq.h | 48 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, 0 \ 152 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, 0 \ 221 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, 0 \ 227 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, BIT2 \ 408 PWR_BASEADDR_MAC, PWR_CMD_WRITE, (BIT4|BIT3|BIT2), 0 \ 545 PWR_BASEADDR_MAC, PWR_CMD_WRITE, BIT2, BIT2 \
|
/drivers/staging/rtl8192e/ |
D | rtl819x_Qos.h | 26 #define BIT2 0x00000004 macro 242 #define GET_BK_UAPSD(_apsd) ((_apsd) & BIT2) 243 #define SET_BK_UAPSD(_apsd) ((_apsd) |= BIT2)
|
/drivers/staging/rtl8192u/ieee80211/ |
D | rtl819x_Qos.h | 6 #define BIT2 0x00000004 macro 384 #define GET_BK_UAPSD(_apsd) ((_apsd) & BIT2) 385 #define SET_BK_UAPSD(_apsd) ((_apsd) |= BIT2)
|
/drivers/net/wireless/rtlwifi/btcoexist/ |
D | halbtcoutsrc.h | 98 #define INTF_NOTIFY BIT2 103 #define ALGO_BT_MONITOR BIT2 115 #define WIFI_HS_CONNECTED BIT2
|
D | halbt_precomp.h | 50 #define BIT2 0x00000004 macro
|
D | halbtc8821a2ant.h | 35 #define BT_INFO_8821A_2ANT_B_INQ_PAGE BIT2
|
D | halbtc8723b2ant.h | 38 #define BT_INFO_8723B_2ANT_B_INQ_PAGE BIT2
|
D | halbtc8723b1ant.h | 35 #define BT_INFO_8723B_1ANT_B_INQ_PAGE BIT2
|
/drivers/staging/rtl8188eu/core/ |
D | rtw_efuse.c | 420 if (!(word_en&BIT2)) { in Efuse_WordEnableDataWrite() 428 badworden &= (~BIT2); in Efuse_WordEnableDataWrite() 750 if (((pTargetPkt->word_en & BIT2) == 0) && in wordEnMatched() 751 ((pCurPkt->word_en & BIT2) == 0)) in wordEnMatched() 752 match_word_en &= ~BIT2; /* enable word 2 */ in wordEnMatched()
|
/drivers/char/pcmcia/ |
D | synclink_cs.c | 301 #define IRQ_DCD BIT2 // carrier detect status change 308 #define CEC BIT2 // command executing 313 #define PVR_RI BIT2 690 while (read_reg(info, (unsigned char)(channel+STAR)) & BIT2) { in wait_command_complete() 1192 if (gis & (BIT3 | BIT2)) in mgslpc_isr() 1239 if (pis & BIT2) in mgslpc_isr() 2960 val |= BIT2; in enable_auxclk() 3032 val = read_reg(info, CHA + CCR1) | (BIT2 | BIT1 | BIT0); in loopback_enable() 3103 val |= BIT2; in hdlc_mode() 3126 val |= BIT4 | BIT2; in hdlc_mode() [all …]
|
/drivers/tty/ |
D | synclink_gt.c | 220 #define desc_eof(a) (le16_to_cpu((a).status) & BIT2) 2033 if (status & BIT2) { in cts_change() 2303 wr_reg16(info, TCR, (unsigned short)(val | BIT2)); /* set reset bit */ in isr_txeom() 3936 wr_reg16(info, SCR, (unsigned short)(rd_reg16(info, SCR) | BIT2)); in enable_loopback() 3985 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */ in rx_stop() 4010 wr_reg16(info, RCR, (unsigned short)(val | BIT2)); /* set reset bit */ in rx_start() 4032 wr_reg32(info, RDCSR, (BIT2 + BIT0)); in rx_start() 4035 wr_reg32(info, RDCSR, (BIT6 + BIT2 + BIT0)); in rx_start() 4052 (unsigned short)((rd_reg16(info, TCR) | BIT1) & ~BIT2)); in tx_start() 4081 wr_reg32(info, TDCSR, BIT2 + BIT0); in tx_start() [all …]
|