Home
last modified time | relevance | path

Searched refs:CSR8 (Results 1 – 12 of 12) sorted by relevance

/drivers/net/wireless/rt2x00/
Drt2400pci.c987 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2400pci_toggle_irq()
993 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2400pci_toggle_irq()
1323 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2400pci_enable_interrupt()
1325 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2400pci_enable_interrupt()
1348 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2400pci_txstatus_tasklet()
1352 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2400pci_txstatus_tasklet()
1422 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2400pci_interrupt()
1424 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2400pci_interrupt()
Drt2500pci.c1141 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2500pci_toggle_irq()
1147 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2500pci_toggle_irq()
1451 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2500pci_enable_interrupt()
1453 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2500pci_enable_interrupt()
1476 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2500pci_txstatus_tasklet()
1480 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2500pci_txstatus_tasklet()
1550 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg); in rt2500pci_interrupt()
1552 rt2x00mmio_register_write(rt2x00dev, CSR8, reg); in rt2500pci_interrupt()
Drt2400pci.h147 #define CSR8 0x0020 macro
Drt2500pci.h198 #define CSR8 0x0020 macro
/drivers/net/ethernet/amd/
Dariadne.h68 #define CSR8 0x0800 /* - Logical Address Filter, LADRF[15:0] */ macro
Dsun3lance.c206 #define CSR8 8 /* address filter */ macro
921 REGA( CSR8+i ) = multicast_table[i]; in set_multicast_list()
Dariadne.c433 lance->RAP = CSR8; /* Logical Address Filter, LADRF[15:0] */ in ariadne_open()
670 lance->RAP = CSR8 + (i << 8); in set_multicast_list()
Datarilance.c307 #define CSR8 8 /* address filter */ macro
1100 REGA( CSR8+i ) = multicast_table[i]; in set_multicast_list()
/drivers/net/ethernet/dec/tulip/
Dinterrupt.c689 dev->stats.rx_missed_errors += ioread32(ioaddr + CSR8) & 0xffff; in tulip_interrupt()
805 if ((missed = ioread32(ioaddr + CSR8) & 0x1ffff)) {
Dtulip.h114 CSR8 = 0x40, enumerator
Dtulip_core.c781 dev->stats.rx_missed_errors += ioread32(ioaddr + CSR8) & 0xffff; in tulip_down()
862 dev->stats.rx_missed_errors += ioread32(ioaddr + CSR8) & 0xffff; in tulip_get_stats()
1512 ioread32(ioaddr + CSR8); in tulip_init_one()
Dxircom_cb.c56 #define CSR8 0x40 macro