Searched refs:interrupt_mask (Results 1 – 11 of 11) sorted by relevance
/drivers/net/wireless/ath/ath5k/ |
D | dma.c | 527 ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask) in ath5k_hw_get_isr() argument 541 *interrupt_mask = isr; in ath5k_hw_get_isr() 549 *interrupt_mask = (isr & AR5K_INT_COMMON) & ah->ah_imr; in ath5k_hw_get_isr() 554 *interrupt_mask |= AR5K_INT_FATAL; in ath5k_hw_get_isr() 577 *interrupt_mask = pisr; in ath5k_hw_get_isr() 651 *interrupt_mask = (pisr & AR5K_INT_COMMON) & ah->ah_imr; in ath5k_hw_get_isr() 684 *interrupt_mask |= AR5K_INT_TIM; in ath5k_hw_get_isr() 689 *interrupt_mask |= AR5K_INT_TIM; in ath5k_hw_get_isr() 691 *interrupt_mask |= AR5K_INT_DTIM; in ath5k_hw_get_isr() 693 *interrupt_mask |= AR5K_INT_DTIM_SYNC; in ath5k_hw_get_isr() [all …]
|
D | ath5k.h | 1518 int ath5k_hw_get_isr(struct ath5k_hw *ah, enum ath5k_int *interrupt_mask);
|
/drivers/irqchip/ |
D | irq-moxart.c | 42 unsigned int interrupt_mask; member 93 &intc.interrupt_mask); in moxart_of_intc_init() 110 writel(intc.interrupt_mask, intc.base + IRQ_MODE_REG); in moxart_of_intc_init() 111 writel(intc.interrupt_mask, intc.base + IRQ_LEVEL_REG); in moxart_of_intc_init()
|
D | irq-vic.c | 524 u32 interrupt_mask = ~0; in vic_of_init() local 534 of_property_read_u32(node, "valid-mask", &interrupt_mask); in vic_of_init() 540 __vic_init(regs, 0, 0, interrupt_mask, wakeup_mask, node); in vic_of_init()
|
/drivers/ps3/ |
D | ps3-vuart.c | 79 u64 interrupt_mask; member 273 priv->interrupt_mask = mask; in ps3_vuart_set_interrupt_mask() 276 PARAM_INTERRUPT_MASK, priv->interrupt_mask); in ps3_vuart_set_interrupt_mask() 299 *status = tmp & priv->interrupt_mask; in ps3_vuart_get_interrupt_status() 302 __func__, __LINE__, priv->interrupt_mask, tmp, *status); in ps3_vuart_get_interrupt_status() 311 return (priv->interrupt_mask & INTERRUPT_MASK_TX) ? 0 in ps3_vuart_enable_interrupt_tx() 312 : ps3_vuart_set_interrupt_mask(dev, priv->interrupt_mask in ps3_vuart_enable_interrupt_tx() 320 return (priv->interrupt_mask & INTERRUPT_MASK_RX) ? 0 in ps3_vuart_enable_interrupt_rx() 321 : ps3_vuart_set_interrupt_mask(dev, priv->interrupt_mask in ps3_vuart_enable_interrupt_rx() 329 return (priv->interrupt_mask & INTERRUPT_MASK_DISCONNECT) ? 0 in ps3_vuart_enable_interrupt_disconnect() [all …]
|
/drivers/hv/ |
D | ring_buffer.c | 35 rbi->ring_buffer->interrupt_mask = 1; in hv_begin_read() 44 rbi->ring_buffer->interrupt_mask = 0; in hv_end_read() 76 if (rbi->ring_buffer->interrupt_mask) in hv_need_to_signal() 296 ring_info->ring_buffer->interrupt_mask; in hv_ringbuffer_get_debuginfo()
|
/drivers/media/platform/exynos4-is/ |
D | mipi-csis.c | 174 u32 interrupt_mask; member 214 u32 interrupt_mask; member 297 val |= state->interrupt_mask; in s5pcsis_enable_interrupts() 299 val &= ~state->interrupt_mask; in s5pcsis_enable_interrupts() 797 state->interrupt_mask = drv_data->interrupt_mask; in s5pcsis_probe() 1016 .interrupt_mask = S5PCSIS_INTMSK_EXYNOS4_EN_ALL, 1020 .interrupt_mask = S5PCSIS_INTMSK_EXYNOS5_EN_ALL,
|
/drivers/scsi/isci/ |
D | host.c | 212 writel(0xFF000000, &ihost->smu_registers->interrupt_mask); in sci_controller_isr() 213 writel(0, &ihost->smu_registers->interrupt_mask); in sci_controller_isr() 251 writel(0xff, &ihost->smu_registers->interrupt_mask); in sci_controller_error_isr() 252 writel(0, &ihost->smu_registers->interrupt_mask); in sci_controller_error_isr() 605 writel(0, &ihost->smu_registers->interrupt_mask); in sci_controller_error_handler() 707 writel(0, &ihost->smu_registers->interrupt_mask); in sci_controller_enable_interrupts() 713 writel(0xffffffff, &ihost->smu_registers->interrupt_mask); in sci_controller_disable_interrupts() 714 readl(&ihost->smu_registers->interrupt_mask); /* flush */ in sci_controller_disable_interrupts() 1076 writel(0xFF000000, &ihost->smu_registers->interrupt_mask); in sci_controller_completion_handler() 1077 writel(0, &ihost->smu_registers->interrupt_mask); in sci_controller_completion_handler()
|
D | registers.h | 969 u32 interrupt_mask; member
|
/drivers/gpu/drm/i915/ |
D | i915_irq.c | 171 uint32_t interrupt_mask, in ilk_update_gt_irq() argument 179 dev_priv->gt_irq_mask &= ~interrupt_mask; in ilk_update_gt_irq() 180 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask); in ilk_update_gt_irq() 202 uint32_t interrupt_mask, in snb_update_pm_irq() argument 213 new_val &= ~interrupt_mask; in snb_update_pm_irq() 214 new_val |= (~enabled_irq_mask & interrupt_mask); in snb_update_pm_irq() 260 uint32_t interrupt_mask, in bdw_update_pm_irq() argument 271 new_val &= ~interrupt_mask; in bdw_update_pm_irq() 272 new_val |= (~enabled_irq_mask & interrupt_mask); in bdw_update_pm_irq() 414 uint32_t interrupt_mask, in ibx_display_interrupt_update() argument [all …]
|
/drivers/ata/ |
D | sata_dwc_460ex.c | 91 struct dma_interrupt_regs interrupt_mask; /* Interrupt Mask */ member 542 out_le32(&(host_pvt.sata_dma_regs)->interrupt_mask.error.low, in dma_request_interrupts() 546 out_le32(&(host_pvt.sata_dma_regs)->interrupt_mask.tfr.low, in dma_request_interrupts()
|