• Home
  • Raw
  • Download

Lines Matching refs:Tcpu

1419 #define MDCNFG_PrChrg(Tcpu)     	/*  Pre-Charge time [2..32 Tcpu]   */ \  argument
1420 (((Tcpu) - 2)/2 << FShft (MDCNFG_TRP))
1421 #define MDCNFG_CeilPrChrg(Tcpu) /* Ceil. of PrChrg [2..32 Tcpu] */ \ argument
1422 (((Tcpu) - 1)/2 << FShft (MDCNFG_TRP))
1424 #define MDCNFG_Ref(Tcpu) /* Refresh time [2..32 Tcpu] */ \ argument
1425 (((Tcpu) - 2)/2 << FShft (MDCNFG_TRASR))
1426 #define MDCNFG_CeilRef(Tcpu) /* Ceil. of Ref [2..32 Tcpu] */ \ argument
1427 (((Tcpu) - 1)/2 << FShft (MDCNFG_TRASR))
1429 #define MDCNFG_DataLtch(Tcpu) /* Data Latch delay [0..3 Tcpu] */ \ argument
1430 ((Tcpu) << FShft (MDCNFG_TDL))
1433 #define MDCNFG_RefInt(Tcpu) /* min. Refresh Interval */ \ argument
1435 ((Tcpu)/8 << FShft (MDCNFG_DRI))
1501 #define MSC_1stRdAcc(Tcpu) /* 1st Read Access time (burst */ \ argument
1503 ((((Tcpu) - 3)/2) << FShft (MSC_RDF))
1504 #define MSC_Ceil1stRdAcc(Tcpu) /* Ceil. of 1stRdAcc [3..65 Tcpu] */ \ argument
1505 ((((Tcpu) - 2)/2) << FShft (MSC_RDF))
1506 #define MSC_RdAcc(Tcpu) /* Read Access time (non-burst */ \ argument
1508 ((((Tcpu) - 2)/2) << FShft (MSC_RDF))
1509 #define MSC_CeilRdAcc(Tcpu) /* Ceil. of RdAcc [2..64 Tcpu] */ \ argument
1510 ((((Tcpu) - 1)/2) << FShft (MSC_RDF))
1513 #define MSC_NxtRdAcc(Tcpu) /* Next Read Access time (burst */ \ argument
1515 ((((Tcpu) - 2)/2) << FShft (MSC_RDN))
1516 #define MSC_CeilNxtRdAcc(Tcpu) /* Ceil. of NxtRdAcc [2..64 Tcpu] */ \ argument
1517 ((((Tcpu) - 1)/2) << FShft (MSC_RDN))
1518 #define MSC_WrAcc(Tcpu) /* Write Access time (non-burst */ \ argument
1520 ((((Tcpu) - 2)/2) << FShft (MSC_RDN))
1521 #define MSC_CeilWrAcc(Tcpu) /* Ceil. of WrAcc [2..64 Tcpu] */ \ argument
1522 ((((Tcpu) - 1)/2) << FShft (MSC_RDN))
1525 #define MSC_Rec(Tcpu) /* Recovery time [0..28 Tcpu] */ \ argument
1526 (((Tcpu)/4) << FShft (MSC_RRR))
1527 #define MSC_CeilRec(Tcpu) /* Ceil. of Rec [0..28 Tcpu] */ \ argument
1528 ((((Tcpu) + 3)/4) << FShft (MSC_RRR))
1554 #define MECR_IOClk(Tcpu) /* I/O Clock [2..64 Tcpu] */ \ argument
1555 ((((Tcpu) - 2)/2) << FShft (MECR_BSIO))
1556 #define MECR_CeilIOClk(Tcpu) /* Ceil. of IOClk [2..64 Tcpu] */ \ argument
1557 ((((Tcpu) - 1)/2) << FShft (MECR_BSIO))
1560 #define MECR_AttrClk(Tcpu) /* Attribute Clock [2..64 Tcpu] */ \ argument
1561 ((((Tcpu) - 2)/2) << FShft (MECR_BSA))
1562 #define MECR_CeilAttrClk(Tcpu) /* Ceil. of AttrClk [2..64 Tcpu] */ \ argument
1563 ((((Tcpu) - 1)/2) << FShft (MECR_BSA))
1565 #define MECR_MemClk(Tcpu) /* Memory Clock [2..64 Tcpu] */ \ argument
1566 ((((Tcpu) - 2)/2) << FShft (MECR_BSM))
1567 #define MECR_CeilMemClk(Tcpu) /* Ceil. of MemClk [2..64 Tcpu] */ \ argument
1568 ((((Tcpu) - 1)/2) << FShft (MECR_BSM))
1720 #define LCCR0_DMADel(Tcpu) /* palette DMA request Delay */ \ argument
1722 ((Tcpu)/2 << FShft (LCCR0_PDD))