• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  *  linux/arch/arm/mach-mmp/pxa168.c
3  *
4  *  Code specific to PXA168
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License version 2 as
8  * published by the Free Software Foundation.
9  */
10 #include <linux/module.h>
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/list.h>
14 #include <linux/io.h>
15 #include <linux/clk.h>
16 #include <linux/platform_device.h>
17 
18 #include <asm/mach/time.h>
19 #include <asm/system_misc.h>
20 #include <mach/addr-map.h>
21 #include <mach/cputype.h>
22 #include <mach/regs-apbc.h>
23 #include <mach/regs-apmu.h>
24 #include <mach/irqs.h>
25 #include <mach/dma.h>
26 #include <mach/devices.h>
27 #include <mach/mfp.h>
28 #include <linux/dma-mapping.h>
29 #include <mach/pxa168.h>
30 
31 #include "common.h"
32 #include "clock.h"
33 
34 #define MFPR_VIRT_BASE	(APB_VIRT_BASE + 0x1e000)
35 
36 static struct mfp_addr_map pxa168_mfp_addr_map[] __initdata =
37 {
38 	MFP_ADDR_X(GPIO0,   GPIO36,  0x04c),
39 	MFP_ADDR_X(GPIO37,  GPIO55,  0x000),
40 	MFP_ADDR_X(GPIO56,  GPIO123, 0x0e0),
41 	MFP_ADDR_X(GPIO124, GPIO127, 0x0f4),
42 
43 	MFP_ADDR_END,
44 };
45 
pxa168_init_irq(void)46 void __init pxa168_init_irq(void)
47 {
48 	icu_init_irq();
49 }
50 
51 /* APB peripheral clocks */
52 static APBC_CLK(uart1, PXA168_UART1, 1, 14745600);
53 static APBC_CLK(uart2, PXA168_UART2, 1, 14745600);
54 static APBC_CLK(uart3, PXA168_UART3, 1, 14745600);
55 static APBC_CLK(twsi0, PXA168_TWSI0, 1, 33000000);
56 static APBC_CLK(twsi1, PXA168_TWSI1, 1, 33000000);
57 static APBC_CLK(pwm1, PXA168_PWM1, 1, 13000000);
58 static APBC_CLK(pwm2, PXA168_PWM2, 1, 13000000);
59 static APBC_CLK(pwm3, PXA168_PWM3, 1, 13000000);
60 static APBC_CLK(pwm4, PXA168_PWM4, 1, 13000000);
61 static APBC_CLK(ssp1, PXA168_SSP1, 4, 0);
62 static APBC_CLK(ssp2, PXA168_SSP2, 4, 0);
63 static APBC_CLK(ssp3, PXA168_SSP3, 4, 0);
64 static APBC_CLK(ssp4, PXA168_SSP4, 4, 0);
65 static APBC_CLK(ssp5, PXA168_SSP5, 4, 0);
66 static APBC_CLK(gpio, PXA168_GPIO, 0, 13000000);
67 static APBC_CLK(keypad, PXA168_KPC, 0, 32000);
68 static APBC_CLK(rtc, PXA168_RTC, 8, 32768);
69 
70 static APMU_CLK(nand, NAND, 0x19b, 156000000);
71 static APMU_CLK(lcd, LCD, 0x7f, 312000000);
72 static APMU_CLK(eth, ETH, 0x09, 0);
73 static APMU_CLK(usb, USB, 0x12, 0);
74 
75 /* device and clock bindings */
76 static struct clk_lookup pxa168_clkregs[] = {
77 	INIT_CLKREG(&clk_uart1, "pxa2xx-uart.0", NULL),
78 	INIT_CLKREG(&clk_uart2, "pxa2xx-uart.1", NULL),
79 	INIT_CLKREG(&clk_uart3, "pxa2xx-uart.2", NULL),
80 	INIT_CLKREG(&clk_twsi0, "pxa2xx-i2c.0", NULL),
81 	INIT_CLKREG(&clk_twsi1, "pxa2xx-i2c.1", NULL),
82 	INIT_CLKREG(&clk_pwm1, "pxa168-pwm.0", NULL),
83 	INIT_CLKREG(&clk_pwm2, "pxa168-pwm.1", NULL),
84 	INIT_CLKREG(&clk_pwm3, "pxa168-pwm.2", NULL),
85 	INIT_CLKREG(&clk_pwm4, "pxa168-pwm.3", NULL),
86 	INIT_CLKREG(&clk_ssp1, "pxa168-ssp.0", NULL),
87 	INIT_CLKREG(&clk_ssp2, "pxa168-ssp.1", NULL),
88 	INIT_CLKREG(&clk_ssp3, "pxa168-ssp.2", NULL),
89 	INIT_CLKREG(&clk_ssp4, "pxa168-ssp.3", NULL),
90 	INIT_CLKREG(&clk_ssp5, "pxa168-ssp.4", NULL),
91 	INIT_CLKREG(&clk_nand, "pxa3xx-nand", NULL),
92 	INIT_CLKREG(&clk_lcd, "pxa168-fb", NULL),
93 	INIT_CLKREG(&clk_gpio, "pxa-gpio", NULL),
94 	INIT_CLKREG(&clk_keypad, "pxa27x-keypad", NULL),
95 	INIT_CLKREG(&clk_eth, "pxa168-eth", "MFUCLK"),
96 	INIT_CLKREG(&clk_usb, "pxa168-ehci", "PXA168-USBCLK"),
97 	INIT_CLKREG(&clk_rtc, "sa1100-rtc", NULL),
98 };
99 
pxa168_init(void)100 static int __init pxa168_init(void)
101 {
102 	if (cpu_is_pxa168()) {
103 		mfp_init_base(MFPR_VIRT_BASE);
104 		mfp_init_addr(pxa168_mfp_addr_map);
105 		pxa_init_dma(IRQ_PXA168_DMA_INT0, 32);
106 		clkdev_add_table(ARRAY_AND_SIZE(pxa168_clkregs));
107 	}
108 
109 	return 0;
110 }
111 postcore_initcall(pxa168_init);
112 
113 /* system timer - clock enabled, 3.25MHz */
114 #define TIMER_CLK_RST	(APBC_APBCLK | APBC_FNCLK | APBC_FNCLKSEL(3))
115 
pxa168_timer_init(void)116 static void __init pxa168_timer_init(void)
117 {
118 	/* this is early, we have to initialize the CCU registers by
119 	 * ourselves instead of using clk_* API. Clock rate is defined
120 	 * by APBC_TIMERS_CLK_RST (3.25MHz) and enabled free-running
121 	 */
122 	__raw_writel(APBC_APBCLK | APBC_RST, APBC_PXA168_TIMERS);
123 
124 	/* 3.25MHz, bus/functional clock enabled, release reset */
125 	__raw_writel(TIMER_CLK_RST, APBC_PXA168_TIMERS);
126 
127 	timer_init(IRQ_PXA168_TIMER1);
128 }
129 
130 struct sys_timer pxa168_timer = {
131 	.init	= pxa168_timer_init,
132 };
133 
pxa168_clear_keypad_wakeup(void)134 void pxa168_clear_keypad_wakeup(void)
135 {
136 	uint32_t val;
137 	uint32_t mask = APMU_PXA168_KP_WAKE_CLR;
138 
139 	/* wake event clear is needed in order to clear keypad interrupt */
140 	val = __raw_readl(APMU_WAKE_CLR);
141 	__raw_writel(val |  mask, APMU_WAKE_CLR);
142 }
143 
144 /* on-chip devices */
145 PXA168_DEVICE(uart1, "pxa2xx-uart", 0, UART1, 0xd4017000, 0x30, 21, 22);
146 PXA168_DEVICE(uart2, "pxa2xx-uart", 1, UART2, 0xd4018000, 0x30, 23, 24);
147 PXA168_DEVICE(uart3, "pxa2xx-uart", 2, UART3, 0xd4026000, 0x30, 23, 24);
148 PXA168_DEVICE(twsi0, "pxa2xx-i2c", 0, TWSI0, 0xd4011000, 0x28);
149 PXA168_DEVICE(twsi1, "pxa2xx-i2c", 1, TWSI1, 0xd4025000, 0x28);
150 PXA168_DEVICE(pwm1, "pxa168-pwm", 0, NONE, 0xd401a000, 0x10);
151 PXA168_DEVICE(pwm2, "pxa168-pwm", 1, NONE, 0xd401a400, 0x10);
152 PXA168_DEVICE(pwm3, "pxa168-pwm", 2, NONE, 0xd401a800, 0x10);
153 PXA168_DEVICE(pwm4, "pxa168-pwm", 3, NONE, 0xd401ac00, 0x10);
154 PXA168_DEVICE(nand, "pxa3xx-nand", -1, NAND, 0xd4283000, 0x80, 97, 99);
155 PXA168_DEVICE(ssp1, "pxa168-ssp", 0, SSP1, 0xd401b000, 0x40, 52, 53);
156 PXA168_DEVICE(ssp2, "pxa168-ssp", 1, SSP2, 0xd401c000, 0x40, 54, 55);
157 PXA168_DEVICE(ssp3, "pxa168-ssp", 2, SSP3, 0xd401f000, 0x40, 56, 57);
158 PXA168_DEVICE(ssp4, "pxa168-ssp", 3, SSP4, 0xd4020000, 0x40, 58, 59);
159 PXA168_DEVICE(ssp5, "pxa168-ssp", 4, SSP5, 0xd4021000, 0x40, 60, 61);
160 PXA168_DEVICE(fb, "pxa168-fb", -1, LCD, 0xd420b000, 0x1c8);
161 PXA168_DEVICE(keypad, "pxa27x-keypad", -1, KEYPAD, 0xd4012000, 0x4c);
162 PXA168_DEVICE(eth, "pxa168-eth", -1, MFU, 0xc0800000, 0x0fff);
163 
164 struct resource pxa168_resource_gpio[] = {
165 	{
166 		.start	= 0xd4019000,
167 		.end	= 0xd4019fff,
168 		.flags	= IORESOURCE_MEM,
169 	}, {
170 		.start	= IRQ_PXA168_GPIOX,
171 		.end	= IRQ_PXA168_GPIOX,
172 		.name	= "gpio_mux",
173 		.flags	= IORESOURCE_IRQ,
174 	},
175 };
176 
177 struct platform_device pxa168_device_gpio = {
178 	.name		= "pxa-gpio",
179 	.id		= -1,
180 	.num_resources	= ARRAY_SIZE(pxa168_resource_gpio),
181 	.resource	= pxa168_resource_gpio,
182 };
183 
184 struct resource pxa168_usb_host_resources[] = {
185 	/* USB Host conroller register base */
186 	[0] = {
187 		.start	= 0xd4209000,
188 		.end	= 0xd4209000 + 0x200,
189 		.flags	= IORESOURCE_MEM,
190 		.name	= "pxa168-usb-host",
191 	},
192 	/* USB PHY register base */
193 	[1] = {
194 		.start	= 0xd4206000,
195 		.end	= 0xd4206000 + 0xff,
196 		.flags	= IORESOURCE_MEM,
197 		.name	= "pxa168-usb-phy",
198 	},
199 	[2] = {
200 		.start	= IRQ_PXA168_USB2,
201 		.end	= IRQ_PXA168_USB2,
202 		.flags	= IORESOURCE_IRQ,
203 	},
204 };
205 
206 static u64 pxa168_usb_host_dmamask = DMA_BIT_MASK(32);
207 struct platform_device pxa168_device_usb_host = {
208 	.name = "pxa168-ehci",
209 	.id   = -1,
210 	.dev  = {
211 		.dma_mask = &pxa168_usb_host_dmamask,
212 		.coherent_dma_mask = DMA_BIT_MASK(32),
213 	},
214 
215 	.num_resources = ARRAY_SIZE(pxa168_usb_host_resources),
216 	.resource      = pxa168_usb_host_resources,
217 };
218 
pxa168_add_usb_host(struct pxa168_usb_pdata * pdata)219 int __init pxa168_add_usb_host(struct pxa168_usb_pdata *pdata)
220 {
221 	pxa168_device_usb_host.dev.platform_data = pdata;
222 	return platform_device_register(&pxa168_device_usb_host);
223 }
224 
pxa168_restart(char mode,const char * cmd)225 void pxa168_restart(char mode, const char *cmd)
226 {
227 	soft_restart(0xffff0000);
228 }
229