Home
last modified time | relevance | path

Searched refs:CORE_CLK_SRC_DPLL_X2 (Results 1 – 4 of 4) sorted by relevance

/arch/arm/mach-omap2/
Dclkt2xxx_virt_prcm_set.c123 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1); in omap2_select_table_rate()
131 CORE_CLK_SRC_DPLL_X2) in omap2_select_table_rate()
132 done_rate = CORE_CLK_SRC_DPLL_X2; in omap2_select_table_rate()
155 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1); in omap2_select_table_rate()
Dclkt2xxx_dpllcore.c120 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1); in omap2_reprogram_dpllcore()
142 tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2; in omap2_reprogram_dpllcore()
144 done_rate = CORE_CLK_SRC_DPLL_X2; in omap2_reprogram_dpllcore()
160 omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1); in omap2_reprogram_dpllcore()
Dsdrc2xxx.c46 static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
96 else if (level == CORE_CLK_SRC_DPLL_X2) in omap2xxx_sdrc_reprogram()
Dclock.h26 #define CORE_CLK_SRC_DPLL_X2 0x2 macro