Home
last modified time | relevance | path

Searched refs:MSC0 (Results 1 – 11 of 11) sorted by relevance

/arch/arm/mach-pxa/
Dsmemc.c21 msc[0] = __raw_readl(MSC0); in pxa3xx_smemc_suspend()
35 __raw_writel(msc[0], MSC0); in pxa3xx_smemc_resume()
Dh5000.c177 __raw_writel(0x129c24f2, MSC0); in fix_msc()
Dcm-x2xx.c397 sleep_save_msc[0] = __raw_readl(MSC0); in cmx2xx_suspend()
421 __raw_writel(sleep_save_msc[0], MSC0); in cmx2xx_resume()
Dzeus.c834 msc0 = (__raw_readl(MSC0) & 0x0000ffff) | (dm9000_msc << 16); in zeus_init()
836 __raw_writel(msc0, MSC0); in zeus_init()
Dspitz.c934 uint32_t msc0 = __raw_readl(MSC0); in spitz_restart()
937 __raw_writel((msc0 & 0xffff) | 0x7ee00000, MSC0); in spitz_restart()
Dtosa.c919 uint32_t msc0 = __raw_readl(MSC0); in tosa_restart()
923 __raw_writel((msc0 & 0xffff) | 0x7ee00000, MSC0); in tosa_restart()
Dtrizeps4.c545 if ((__raw_readl(MSC0) & 0x8) && (__raw_readl(BOOT_DEF) & 0x1)) { in trizeps4_map_io()
Dmioa701.c722 __raw_writel(0x7ff02dd8, MSC0); in mioa701_machine_init()
/arch/arm/mach-pxa/include/mach/
Dsmemc.h20 #define MSC0 (SMEMC_VIRT + 0x08) /* Static Memory Control Register 0 */ macro
/arch/arm/mach-sa1100/
Dsleep.S81 ldr r0, =MSC0
/arch/arm/mach-sa1100/include/mach/
DSA-1100.h1476 #define MSC0 __REG(0xa0000010) /* Static memory Control reg. 0 */ macro