Home
last modified time | relevance | path

Searched refs:_flags (Results 1 – 19 of 19) sorted by relevance

/arch/ia64/include/asm/
Dsiginfo.h63 unsigned int _flags; /* see below */ member
77 #define si_flags _sifields._sigfault._flags
/arch/sh/kernel/cpu/sh4a/
Dclock-sh7366.c120 #define DIV4(_reg, _bit, _mask, _flags) \ argument
121 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
140 #define MSTP(_parent, _reg, _bit, _flags) \ argument
141 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
Dclock-sh7757.c65 #define DIV4(_bit, _mask, _flags) \ argument
66 SH_CLK_DIV4(&pll_clk, FRQCR, _bit, _mask, _flags)
Dclock-shx3.c64 #define DIV4(_bit, _mask, _flags) \ argument
65 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
Dclock-sh7343.c117 #define DIV4(_reg, _bit, _mask, _flags) \ argument
118 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
137 #define MSTP(_parent, _reg, _bit, _flags) \ argument
138 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
Dclock-sh7785.c69 #define DIV4(_bit, _mask, _flags) \ argument
70 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
Dclock-sh7786.c70 #define DIV4(_bit, _mask, _flags) \ argument
71 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
Dclock-sh7722.c120 #define DIV4(_reg, _bit, _mask, _flags) \ argument
121 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
Dclock-sh7723.c123 #define DIV4(_reg, _bit, _mask, _flags) \ argument
124 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
Dclock-sh7724.c162 #define DIV4(_reg, _bit, _mask, _flags) \ argument
163 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
/arch/arm/mach-shmobile/
Dclock-sh7377.c189 #define DIV4(_reg, _bit, _mask, _flags) \ argument
190 SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags)
239 #define MSTP(_parent, _reg, _bit, _flags) \ argument
240 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
Dclock-sh7367.c179 #define DIV4(_reg, _bit, _mask, _flags) \ argument
180 SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags)
228 #define MSTP(_parent, _reg, _bit, _flags) \ argument
229 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
Dclock-sh73a0.c263 #define DIV4(_reg, _bit, _mask, _flags) \ argument
264 SH_CLK_DIV4(&pll1_clk, _reg, _bit, _mask, _flags)
486 #define MSTP(_parent, _reg, _bit, _flags) \ argument
487 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
Dclock-sh7372.c349 #define DIV4(_reg, _bit, _mask, _flags) \ argument
350 SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags)
519 #define MSTP(_parent, _reg, _bit, _flags) \ argument
520 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
/arch/arm/mach-omap2/
Dclockdomain.c769 clkdm->_flags &= ~_CLKDM_FLAG_HWSUP_ENABLED; in clkdm_sleep()
804 clkdm->_flags &= ~_CLKDM_FLAG_HWSUP_ENABLED; in clkdm_wakeup()
841 clkdm->_flags |= _CLKDM_FLAG_HWSUP_ENABLED; in clkdm_allow_idle()
876 clkdm->_flags &= ~_CLKDM_FLAG_HWSUP_ENABLED; in clkdm_deny_idle()
902 ret = (clkdm->_flags & _CLKDM_FLAG_HWSUP_ENABLED) ? true : false; in clkdm_in_hwsup()
Dclockdomain.h117 u8 _flags; member
/arch/arm/mach-tegra/
Dtegra30_clocks.c2823 #define PERIPH_CLK(_name, _dev, _con, _clk_num, _reg, _max, _inputs, _flags) \ argument
2833 .flags = _flags, \
2841 _flags, _ops) \ argument
2851 .flags = _flags, \
Dtegra2_clocks.c2113 #define PERIPH_CLK(_name, _dev, _con, _clk_num, _reg, _max, _inputs, _flags) \ argument
2123 .flags = _flags, \
/arch/sparc/kernel/
Dperf_event.c807 static void sparc_pmu_del(struct perf_event *event, int _flags) in sparc_pmu_del() argument