/arch/ia64/include/asm/ |
D | siginfo.h | 63 unsigned int _flags; /* see below */ member 77 #define si_flags _sifields._sigfault._flags
|
/arch/sh/kernel/cpu/sh4a/ |
D | clock-sh7366.c | 120 #define DIV4(_reg, _bit, _mask, _flags) \ argument 121 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags) 140 #define MSTP(_parent, _reg, _bit, _flags) \ argument 141 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
|
D | clock-sh7757.c | 65 #define DIV4(_bit, _mask, _flags) \ argument 66 SH_CLK_DIV4(&pll_clk, FRQCR, _bit, _mask, _flags)
|
D | clock-shx3.c | 64 #define DIV4(_bit, _mask, _flags) \ argument 65 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
|
D | clock-sh7343.c | 117 #define DIV4(_reg, _bit, _mask, _flags) \ argument 118 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags) 137 #define MSTP(_parent, _reg, _bit, _flags) \ argument 138 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
|
D | clock-sh7785.c | 69 #define DIV4(_bit, _mask, _flags) \ argument 70 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
|
D | clock-sh7786.c | 70 #define DIV4(_bit, _mask, _flags) \ argument 71 SH_CLK_DIV4(&pll_clk, FRQMR1, _bit, _mask, _flags)
|
D | clock-sh7722.c | 120 #define DIV4(_reg, _bit, _mask, _flags) \ argument 121 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
|
D | clock-sh7723.c | 123 #define DIV4(_reg, _bit, _mask, _flags) \ argument 124 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
|
D | clock-sh7724.c | 162 #define DIV4(_reg, _bit, _mask, _flags) \ argument 163 SH_CLK_DIV4(&pll_clk, _reg, _bit, _mask, _flags)
|
/arch/arm/mach-shmobile/ |
D | clock-sh7377.c | 189 #define DIV4(_reg, _bit, _mask, _flags) \ argument 190 SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags) 239 #define MSTP(_parent, _reg, _bit, _flags) \ argument 240 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
|
D | clock-sh7367.c | 179 #define DIV4(_reg, _bit, _mask, _flags) \ argument 180 SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags) 228 #define MSTP(_parent, _reg, _bit, _flags) \ argument 229 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
|
D | clock-sh73a0.c | 263 #define DIV4(_reg, _bit, _mask, _flags) \ argument 264 SH_CLK_DIV4(&pll1_clk, _reg, _bit, _mask, _flags) 486 #define MSTP(_parent, _reg, _bit, _flags) \ argument 487 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
|
D | clock-sh7372.c | 349 #define DIV4(_reg, _bit, _mask, _flags) \ argument 350 SH_CLK_DIV4(&pllc1_clk, _reg, _bit, _mask, _flags) 519 #define MSTP(_parent, _reg, _bit, _flags) \ argument 520 SH_CLK_MSTP32(_parent, _reg, _bit, _flags)
|
/arch/arm/mach-omap2/ |
D | clockdomain.c | 769 clkdm->_flags &= ~_CLKDM_FLAG_HWSUP_ENABLED; in clkdm_sleep() 804 clkdm->_flags &= ~_CLKDM_FLAG_HWSUP_ENABLED; in clkdm_wakeup() 841 clkdm->_flags |= _CLKDM_FLAG_HWSUP_ENABLED; in clkdm_allow_idle() 876 clkdm->_flags &= ~_CLKDM_FLAG_HWSUP_ENABLED; in clkdm_deny_idle() 902 ret = (clkdm->_flags & _CLKDM_FLAG_HWSUP_ENABLED) ? true : false; in clkdm_in_hwsup()
|
D | clockdomain.h | 117 u8 _flags; member
|
/arch/arm/mach-tegra/ |
D | tegra30_clocks.c | 2823 #define PERIPH_CLK(_name, _dev, _con, _clk_num, _reg, _max, _inputs, _flags) \ argument 2833 .flags = _flags, \ 2841 _flags, _ops) \ argument 2851 .flags = _flags, \
|
D | tegra2_clocks.c | 2113 #define PERIPH_CLK(_name, _dev, _con, _clk_num, _reg, _max, _inputs, _flags) \ argument 2123 .flags = _flags, \
|
/arch/sparc/kernel/ |
D | perf_event.c | 807 static void sparc_pmu_del(struct perf_event *event, int _flags) in sparc_pmu_del() argument
|