Home
last modified time | relevance | path

Searched refs:clk_upll (Results 1 – 10 of 10) sorted by relevance

/arch/arm/plat-s3c24xx/
Dclock.c52 clk_upll.rate = s3c24xx_get_pll(__raw_readl(S3C2410_UPLLCON), in s3c24xx_setup_clocks()
Dclock-dclk.c46 if (parent == &clk_upll) in s3c24xx_dclk_setparent()
134 else if (parent == &clk_upll) in s3c24xx_clkout_setparent()
Ds3c2410-clock.c205 clk_upll.enable = s3c2410_upll_enable; in s3c2410_baseclk_add()
/arch/arm/plat-samsung/
Dclock.c231 struct clk clk_upll = { variable
263 .parent = &clk_upll,
370 if (s3c24xx_register_clock(&clk_upll) < 0) in s3c24xx_register_baseclocks()
/arch/arm/mach-s3c24xx/
Dclock-s3c2412.c110 else if (parent == &clk_upll) in s3c2412_setparent_usysclk()
586 .src_1 = &clk_upll,
676 clk_upll.enable = s3c2412_upll_enable; in s3c2412_baseclk_add()
711 clk_set_parent(&clk_usysclk, &clk_upll); in s3c2412_baseclk_add()
718 print_mhz(clk_get_rate(&clk_upll)), in s3c2412_baseclk_add()
Dmach-osiris.c381 s3c24xx_dclk0.parent = &clk_upll; in osiris_map_io()
384 s3c24xx_dclk1.parent = &clk_upll; in osiris_map_io()
Dmach-anubis.c441 s3c24xx_dclk0.parent = &clk_upll; in anubis_map_io()
444 s3c24xx_dclk1.parent = &clk_upll; in anubis_map_io()
Dmach-bast.c595 s3c24xx_dclk0.parent = &clk_upll; in bast_map_io()
598 s3c24xx_dclk1.parent = &clk_upll; in bast_map_io()
Dmach-vr1000.c343 s3c24xx_dclk0.parent = &clk_upll; in vr1000_map_io()
/arch/arm/plat-samsung/include/plat/
Dclock.h77 extern struct clk clk_upll;