Lines Matching refs:I915_READ
237 tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO); in intel_hpll_vco()
405 uint32_t lcpll = I915_READ(LCPLL_CTL); in hsw_get_cdclk()
410 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) in hsw_get_cdclk()
485 WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND); in vlv_program_pfi_credits()
630 uint32_t lcpll = I915_READ(LCPLL_CTL); in bdw_get_cdclk()
635 else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) in bdw_get_cdclk()
654 if (WARN((I915_READ(LCPLL_CTL) & in bdw_set_cdclk()
671 val = I915_READ(LCPLL_CTL); in bdw_set_cdclk()
675 if (wait_for_us(I915_READ(LCPLL_CTL) & in bdw_set_cdclk()
679 val = I915_READ(LCPLL_CTL); in bdw_set_cdclk()
706 val = I915_READ(LCPLL_CTL); in bdw_set_cdclk()
710 if (wait_for_us((I915_READ(LCPLL_CTL) & in bdw_set_cdclk()
758 val = I915_READ(LCPLL1_CTL); in skl_dpll0_update()
765 val = I915_READ(DPLL_CTRL1); in skl_dpll0_update()
802 cdctl = I915_READ(CDCLK_CTL); in skl_get_cdclk()
875 val = I915_READ(DPLL_CTRL1); in skl_dpll0_enable()
890 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE); in skl_dpll0_enable()
905 I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE); in skl_dpll0_disable()
964 cdclk_ctl = I915_READ(CDCLK_CTL); in skl_set_cdclk()
1010 if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0) in skl_sanitize_cdclk()
1025 cdctl = I915_READ(CDCLK_CTL); in skl_sanitize_cdclk()
1177 val = I915_READ(BXT_DE_PLL_ENABLE); in bxt_de_pll_update()
1184 val = I915_READ(BXT_DE_PLL_CTL); in bxt_de_pll_update()
1201 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK; in bxt_get_cdclk()
1243 val = I915_READ(BXT_DE_PLL_CTL); in bxt_de_pll_enable()
1367 cdctl = I915_READ(CDCLK_CTL); in bxt_sanitize_cdclk()
1467 if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz) in cnl_cdclk_pll_update()
1474 val = I915_READ(BXT_DE_PLL_ENABLE); in cnl_cdclk_pll_update()
1497 divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK; in cnl_get_cdclk()
1518 val = I915_READ(BXT_DE_PLL_ENABLE); in cnl_cdclk_pll_disable()
1523 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1)) in cnl_cdclk_pll_disable()
1541 if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1)) in cnl_cdclk_pll_enable()
1657 cdctl = I915_READ(CDCLK_CTL); in cnl_sanitize_cdclk()
2061 u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK; in intel_update_max_cdclk()
2093 if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT) in intel_update_max_cdclk()
2149 if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) { in cnp_rawclk()
2170 return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000; in pch_rawclk()
2185 clkcfg = I915_READ(CLKCFG); in g4x_hrawclk()