• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright 2009 Jerome Glisse.
3  * All Rights Reserved.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the
7  * "Software"), to deal in the Software without restriction, including
8  * without limitation the rights to use, copy, modify, merge, publish,
9  * distribute, sub license, and/or sell copies of the Software, and to
10  * permit persons to whom the Software is furnished to do so, subject to
11  * the following conditions:
12  *
13  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15  * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16  * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17  * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18  * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19  * USE OR OTHER DEALINGS IN THE SOFTWARE.
20  *
21  * The above copyright notice and this permission notice (including the
22  * next paragraph) shall be included in all copies or substantial portions
23  * of the Software.
24  *
25  */
26 /*
27  * Authors:
28  *    Jerome Glisse <glisse@freedesktop.org>
29  *    Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30  *    Dave Airlie
31  */
32 #include <linux/list.h>
33 #include <linux/slab.h>
34 #include <drm/drmP.h>
35 #include <drm/amdgpu_drm.h>
36 #include <drm/drm_cache.h>
37 #include "amdgpu.h"
38 #include "amdgpu_trace.h"
39 
amdgpu_ttm_bo_destroy(struct ttm_buffer_object * tbo)40 static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
41 {
42 	struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
43 	struct amdgpu_bo *bo;
44 
45 	bo = container_of(tbo, struct amdgpu_bo, tbo);
46 
47 	amdgpu_bo_kunmap(bo);
48 
49 	if (bo->gem_base.import_attach)
50 		drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
51 	drm_gem_object_release(&bo->gem_base);
52 	amdgpu_bo_unref(&bo->parent);
53 	if (!list_empty(&bo->shadow_list)) {
54 		mutex_lock(&adev->shadow_list_lock);
55 		list_del_init(&bo->shadow_list);
56 		mutex_unlock(&adev->shadow_list_lock);
57 	}
58 	kfree(bo->metadata);
59 	kfree(bo);
60 }
61 
amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object * bo)62 bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
63 {
64 	if (bo->destroy == &amdgpu_ttm_bo_destroy)
65 		return true;
66 	return false;
67 }
68 
amdgpu_ttm_placement_init(struct amdgpu_device * adev,struct ttm_placement * placement,struct ttm_place * places,u32 domain,u64 flags)69 static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
70 				      struct ttm_placement *placement,
71 				      struct ttm_place *places,
72 				      u32 domain, u64 flags)
73 {
74 	u32 c = 0;
75 
76 	if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
77 		unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
78 
79 		places[c].fpfn = 0;
80 		places[c].lpfn = 0;
81 		places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
82 			TTM_PL_FLAG_VRAM;
83 
84 		if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
85 			places[c].lpfn = visible_pfn;
86 		else
87 			places[c].flags |= TTM_PL_FLAG_TOPDOWN;
88 
89 		if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
90 			places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
91 		c++;
92 	}
93 
94 	if (domain & AMDGPU_GEM_DOMAIN_GTT) {
95 		places[c].fpfn = 0;
96 		if (flags & AMDGPU_GEM_CREATE_SHADOW)
97 			places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
98 		else
99 			places[c].lpfn = 0;
100 		places[c].flags = TTM_PL_FLAG_TT;
101 		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
102 			places[c].flags |= TTM_PL_FLAG_WC |
103 				TTM_PL_FLAG_UNCACHED;
104 		else
105 			places[c].flags |= TTM_PL_FLAG_CACHED;
106 		c++;
107 	}
108 
109 	if (domain & AMDGPU_GEM_DOMAIN_CPU) {
110 		places[c].fpfn = 0;
111 		places[c].lpfn = 0;
112 		places[c].flags = TTM_PL_FLAG_SYSTEM;
113 		if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
114 			places[c].flags |= TTM_PL_FLAG_WC |
115 				TTM_PL_FLAG_UNCACHED;
116 		else
117 			places[c].flags |= TTM_PL_FLAG_CACHED;
118 		c++;
119 	}
120 
121 	if (domain & AMDGPU_GEM_DOMAIN_GDS) {
122 		places[c].fpfn = 0;
123 		places[c].lpfn = 0;
124 		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
125 		c++;
126 	}
127 
128 	if (domain & AMDGPU_GEM_DOMAIN_GWS) {
129 		places[c].fpfn = 0;
130 		places[c].lpfn = 0;
131 		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
132 		c++;
133 	}
134 
135 	if (domain & AMDGPU_GEM_DOMAIN_OA) {
136 		places[c].fpfn = 0;
137 		places[c].lpfn = 0;
138 		places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
139 		c++;
140 	}
141 
142 	if (!c) {
143 		places[c].fpfn = 0;
144 		places[c].lpfn = 0;
145 		places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
146 		c++;
147 	}
148 
149 	placement->num_placement = c;
150 	placement->placement = places;
151 
152 	placement->num_busy_placement = c;
153 	placement->busy_placement = places;
154 }
155 
amdgpu_ttm_placement_from_domain(struct amdgpu_bo * abo,u32 domain)156 void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
157 {
158 	struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
159 
160 	amdgpu_ttm_placement_init(adev, &abo->placement, abo->placements,
161 				  domain, abo->flags);
162 }
163 
amdgpu_fill_placement_to_bo(struct amdgpu_bo * bo,struct ttm_placement * placement)164 static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
165 					struct ttm_placement *placement)
166 {
167 	BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
168 
169 	memcpy(bo->placements, placement->placement,
170 	       placement->num_placement * sizeof(struct ttm_place));
171 	bo->placement.num_placement = placement->num_placement;
172 	bo->placement.num_busy_placement = placement->num_busy_placement;
173 	bo->placement.placement = bo->placements;
174 	bo->placement.busy_placement = bo->placements;
175 }
176 
177 /**
178  * amdgpu_bo_create_reserved - create reserved BO for kernel use
179  *
180  * @adev: amdgpu device object
181  * @size: size for the new BO
182  * @align: alignment for the new BO
183  * @domain: where to place it
184  * @bo_ptr: resulting BO
185  * @gpu_addr: GPU addr of the pinned BO
186  * @cpu_addr: optional CPU address mapping
187  *
188  * Allocates and pins a BO for kernel internal use, and returns it still
189  * reserved.
190  *
191  * Returns 0 on success, negative error code otherwise.
192  */
amdgpu_bo_create_reserved(struct amdgpu_device * adev,unsigned long size,int align,u32 domain,struct amdgpu_bo ** bo_ptr,u64 * gpu_addr,void ** cpu_addr)193 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
194 			      unsigned long size, int align,
195 			      u32 domain, struct amdgpu_bo **bo_ptr,
196 			      u64 *gpu_addr, void **cpu_addr)
197 {
198 	bool free = false;
199 	int r;
200 
201 	if (!*bo_ptr) {
202 		r = amdgpu_bo_create(adev, size, align, true, domain,
203 				     AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
204 				     AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
205 				     NULL, NULL, 0, bo_ptr);
206 		if (r) {
207 			dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
208 				r);
209 			return r;
210 		}
211 		free = true;
212 	}
213 
214 	r = amdgpu_bo_reserve(*bo_ptr, false);
215 	if (r) {
216 		dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
217 		goto error_free;
218 	}
219 
220 	r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
221 	if (r) {
222 		dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
223 		goto error_unreserve;
224 	}
225 
226 	if (cpu_addr) {
227 		r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
228 		if (r) {
229 			dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
230 			goto error_unreserve;
231 		}
232 	}
233 
234 	return 0;
235 
236 error_unreserve:
237 	amdgpu_bo_unreserve(*bo_ptr);
238 
239 error_free:
240 	if (free)
241 		amdgpu_bo_unref(bo_ptr);
242 
243 	return r;
244 }
245 
246 /**
247  * amdgpu_bo_create_kernel - create BO for kernel use
248  *
249  * @adev: amdgpu device object
250  * @size: size for the new BO
251  * @align: alignment for the new BO
252  * @domain: where to place it
253  * @bo_ptr: resulting BO
254  * @gpu_addr: GPU addr of the pinned BO
255  * @cpu_addr: optional CPU address mapping
256  *
257  * Allocates and pins a BO for kernel internal use.
258  *
259  * Returns 0 on success, negative error code otherwise.
260  */
amdgpu_bo_create_kernel(struct amdgpu_device * adev,unsigned long size,int align,u32 domain,struct amdgpu_bo ** bo_ptr,u64 * gpu_addr,void ** cpu_addr)261 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
262 			    unsigned long size, int align,
263 			    u32 domain, struct amdgpu_bo **bo_ptr,
264 			    u64 *gpu_addr, void **cpu_addr)
265 {
266 	int r;
267 
268 	r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
269 				      gpu_addr, cpu_addr);
270 
271 	if (r)
272 		return r;
273 
274 	amdgpu_bo_unreserve(*bo_ptr);
275 
276 	return 0;
277 }
278 
279 /**
280  * amdgpu_bo_free_kernel - free BO for kernel use
281  *
282  * @bo: amdgpu BO to free
283  *
284  * unmaps and unpin a BO for kernel internal use.
285  */
amdgpu_bo_free_kernel(struct amdgpu_bo ** bo,u64 * gpu_addr,void ** cpu_addr)286 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
287 			   void **cpu_addr)
288 {
289 	if (*bo == NULL)
290 		return;
291 
292 	if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
293 		if (cpu_addr)
294 			amdgpu_bo_kunmap(*bo);
295 
296 		amdgpu_bo_unpin(*bo);
297 		amdgpu_bo_unreserve(*bo);
298 	}
299 	amdgpu_bo_unref(bo);
300 
301 	if (gpu_addr)
302 		*gpu_addr = 0;
303 
304 	if (cpu_addr)
305 		*cpu_addr = NULL;
306 }
307 
amdgpu_bo_create_restricted(struct amdgpu_device * adev,unsigned long size,int byte_align,bool kernel,u32 domain,u64 flags,struct sg_table * sg,struct ttm_placement * placement,struct reservation_object * resv,uint64_t init_value,struct amdgpu_bo ** bo_ptr)308 int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
309 				unsigned long size, int byte_align,
310 				bool kernel, u32 domain, u64 flags,
311 				struct sg_table *sg,
312 				struct ttm_placement *placement,
313 				struct reservation_object *resv,
314 				uint64_t init_value,
315 				struct amdgpu_bo **bo_ptr)
316 {
317 	struct amdgpu_bo *bo;
318 	enum ttm_bo_type type;
319 	unsigned long page_align;
320 	u64 initial_bytes_moved, bytes_moved;
321 	size_t acc_size;
322 	int r;
323 
324 	page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
325 	size = ALIGN(size, PAGE_SIZE);
326 
327 	if (kernel) {
328 		type = ttm_bo_type_kernel;
329 	} else if (sg) {
330 		type = ttm_bo_type_sg;
331 	} else {
332 		type = ttm_bo_type_device;
333 	}
334 	*bo_ptr = NULL;
335 
336 	acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
337 				       sizeof(struct amdgpu_bo));
338 
339 	bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
340 	if (bo == NULL)
341 		return -ENOMEM;
342 	r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
343 	if (unlikely(r)) {
344 		kfree(bo);
345 		return r;
346 	}
347 	INIT_LIST_HEAD(&bo->shadow_list);
348 	INIT_LIST_HEAD(&bo->va);
349 	bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
350 					 AMDGPU_GEM_DOMAIN_GTT |
351 					 AMDGPU_GEM_DOMAIN_CPU |
352 					 AMDGPU_GEM_DOMAIN_GDS |
353 					 AMDGPU_GEM_DOMAIN_GWS |
354 					 AMDGPU_GEM_DOMAIN_OA);
355 	bo->allowed_domains = bo->preferred_domains;
356 	if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
357 		bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
358 
359 	bo->flags = flags;
360 
361 #ifdef CONFIG_X86_32
362 	/* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
363 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
364 	 */
365 	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
366 #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
367 	/* Don't try to enable write-combining when it can't work, or things
368 	 * may be slow
369 	 * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
370 	 */
371 
372 #ifndef CONFIG_COMPILE_TEST
373 #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
374 	 thanks to write-combining
375 #endif
376 
377 	if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
378 		DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
379 			      "better performance thanks to write-combining\n");
380 	bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
381 #else
382 	/* For architectures that don't support WC memory,
383 	 * mask out the WC flag from the BO
384 	 */
385 	if (!drm_arch_can_wc_memory())
386 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
387 #endif
388 
389 	amdgpu_fill_placement_to_bo(bo, placement);
390 	/* Kernel allocation are uninterruptible */
391 
392 	initial_bytes_moved = atomic64_read(&adev->num_bytes_moved);
393 	r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
394 				 &bo->placement, page_align, !kernel, NULL,
395 				 acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
396 	if (unlikely(r != 0))
397 		return r;
398 
399 	bytes_moved = atomic64_read(&adev->num_bytes_moved) -
400 		      initial_bytes_moved;
401 	if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
402 	    bo->tbo.mem.mem_type == TTM_PL_VRAM &&
403 	    bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
404 		amdgpu_cs_report_moved_bytes(adev, bytes_moved, bytes_moved);
405 	else
406 		amdgpu_cs_report_moved_bytes(adev, bytes_moved, 0);
407 
408 	if (kernel)
409 		bo->tbo.priority = 1;
410 
411 	if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
412 	    bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
413 		struct dma_fence *fence;
414 
415 		r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
416 		if (unlikely(r))
417 			goto fail_unreserve;
418 
419 		amdgpu_bo_fence(bo, fence, false);
420 		dma_fence_put(bo->tbo.moving);
421 		bo->tbo.moving = dma_fence_get(fence);
422 		dma_fence_put(fence);
423 	}
424 	if (!resv)
425 		amdgpu_bo_unreserve(bo);
426 	*bo_ptr = bo;
427 
428 	trace_amdgpu_bo_create(bo);
429 
430 	/* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
431 	if (type == ttm_bo_type_device)
432 		bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
433 
434 	return 0;
435 
436 fail_unreserve:
437 	if (!resv)
438 		ww_mutex_unlock(&bo->tbo.resv->lock);
439 	amdgpu_bo_unref(&bo);
440 	return r;
441 }
442 
amdgpu_bo_create_shadow(struct amdgpu_device * adev,unsigned long size,int byte_align,struct amdgpu_bo * bo)443 static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
444 				   unsigned long size, int byte_align,
445 				   struct amdgpu_bo *bo)
446 {
447 	struct ttm_placement placement = {0};
448 	struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
449 	int r;
450 
451 	if (bo->shadow)
452 		return 0;
453 
454 	memset(&placements, 0, sizeof(placements));
455 	amdgpu_ttm_placement_init(adev, &placement, placements,
456 				  AMDGPU_GEM_DOMAIN_GTT,
457 				  AMDGPU_GEM_CREATE_CPU_GTT_USWC |
458 				  AMDGPU_GEM_CREATE_SHADOW);
459 
460 	r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
461 					AMDGPU_GEM_DOMAIN_GTT,
462 					AMDGPU_GEM_CREATE_CPU_GTT_USWC |
463 					AMDGPU_GEM_CREATE_SHADOW,
464 					NULL, &placement,
465 					bo->tbo.resv,
466 					0,
467 					&bo->shadow);
468 	if (!r) {
469 		bo->shadow->parent = amdgpu_bo_ref(bo);
470 		mutex_lock(&adev->shadow_list_lock);
471 		list_add_tail(&bo->shadow_list, &adev->shadow_list);
472 		mutex_unlock(&adev->shadow_list_lock);
473 	}
474 
475 	return r;
476 }
477 
478 /* init_value will only take effect when flags contains
479  * AMDGPU_GEM_CREATE_VRAM_CLEARED.
480  */
amdgpu_bo_create(struct amdgpu_device * adev,unsigned long size,int byte_align,bool kernel,u32 domain,u64 flags,struct sg_table * sg,struct reservation_object * resv,uint64_t init_value,struct amdgpu_bo ** bo_ptr)481 int amdgpu_bo_create(struct amdgpu_device *adev,
482 		     unsigned long size, int byte_align,
483 		     bool kernel, u32 domain, u64 flags,
484 		     struct sg_table *sg,
485 		     struct reservation_object *resv,
486 		     uint64_t init_value,
487 		     struct amdgpu_bo **bo_ptr)
488 {
489 	struct ttm_placement placement = {0};
490 	struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
491 	uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
492 	int r;
493 
494 	memset(&placements, 0, sizeof(placements));
495 	amdgpu_ttm_placement_init(adev, &placement, placements,
496 				  domain, parent_flags);
497 
498 	r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel, domain,
499 					parent_flags, sg, &placement, resv,
500 					init_value, bo_ptr);
501 	if (r)
502 		return r;
503 
504 	if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
505 		if (!resv)
506 			WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
507 							NULL));
508 
509 		r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
510 
511 		if (!resv)
512 			reservation_object_unlock((*bo_ptr)->tbo.resv);
513 
514 		if (r)
515 			amdgpu_bo_unref(bo_ptr);
516 	}
517 
518 	return r;
519 }
520 
amdgpu_bo_backup_to_shadow(struct amdgpu_device * adev,struct amdgpu_ring * ring,struct amdgpu_bo * bo,struct reservation_object * resv,struct dma_fence ** fence,bool direct)521 int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
522 			       struct amdgpu_ring *ring,
523 			       struct amdgpu_bo *bo,
524 			       struct reservation_object *resv,
525 			       struct dma_fence **fence,
526 			       bool direct)
527 
528 {
529 	struct amdgpu_bo *shadow = bo->shadow;
530 	uint64_t bo_addr, shadow_addr;
531 	int r;
532 
533 	if (!shadow)
534 		return -EINVAL;
535 
536 	bo_addr = amdgpu_bo_gpu_offset(bo);
537 	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
538 
539 	r = reservation_object_reserve_shared(bo->tbo.resv);
540 	if (r)
541 		goto err;
542 
543 	r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
544 			       amdgpu_bo_size(bo), resv, fence,
545 			       direct, false);
546 	if (!r)
547 		amdgpu_bo_fence(bo, *fence, true);
548 
549 err:
550 	return r;
551 }
552 
amdgpu_bo_validate(struct amdgpu_bo * bo)553 int amdgpu_bo_validate(struct amdgpu_bo *bo)
554 {
555 	uint32_t domain;
556 	int r;
557 
558 	if (bo->pin_count)
559 		return 0;
560 
561 	domain = bo->preferred_domains;
562 
563 retry:
564 	amdgpu_ttm_placement_from_domain(bo, domain);
565 	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
566 	if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
567 		domain = bo->allowed_domains;
568 		goto retry;
569 	}
570 
571 	return r;
572 }
573 
amdgpu_bo_restore_from_shadow(struct amdgpu_device * adev,struct amdgpu_ring * ring,struct amdgpu_bo * bo,struct reservation_object * resv,struct dma_fence ** fence,bool direct)574 int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
575 				  struct amdgpu_ring *ring,
576 				  struct amdgpu_bo *bo,
577 				  struct reservation_object *resv,
578 				  struct dma_fence **fence,
579 				  bool direct)
580 
581 {
582 	struct amdgpu_bo *shadow = bo->shadow;
583 	uint64_t bo_addr, shadow_addr;
584 	int r;
585 
586 	if (!shadow)
587 		return -EINVAL;
588 
589 	bo_addr = amdgpu_bo_gpu_offset(bo);
590 	shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
591 
592 	r = reservation_object_reserve_shared(bo->tbo.resv);
593 	if (r)
594 		goto err;
595 
596 	r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
597 			       amdgpu_bo_size(bo), resv, fence,
598 			       direct, false);
599 	if (!r)
600 		amdgpu_bo_fence(bo, *fence, true);
601 
602 err:
603 	return r;
604 }
605 
amdgpu_bo_kmap(struct amdgpu_bo * bo,void ** ptr)606 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
607 {
608 	void *kptr;
609 	long r;
610 
611 	if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
612 		return -EPERM;
613 
614 	kptr = amdgpu_bo_kptr(bo);
615 	if (kptr) {
616 		if (ptr)
617 			*ptr = kptr;
618 		return 0;
619 	}
620 
621 	r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
622 						MAX_SCHEDULE_TIMEOUT);
623 	if (r < 0)
624 		return r;
625 
626 	r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
627 	if (r)
628 		return r;
629 
630 	if (ptr)
631 		*ptr = amdgpu_bo_kptr(bo);
632 
633 	return 0;
634 }
635 
amdgpu_bo_kptr(struct amdgpu_bo * bo)636 void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
637 {
638 	bool is_iomem;
639 
640 	return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
641 }
642 
amdgpu_bo_kunmap(struct amdgpu_bo * bo)643 void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
644 {
645 	if (bo->kmap.bo)
646 		ttm_bo_kunmap(&bo->kmap);
647 }
648 
amdgpu_bo_ref(struct amdgpu_bo * bo)649 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
650 {
651 	if (bo == NULL)
652 		return NULL;
653 
654 	ttm_bo_reference(&bo->tbo);
655 	return bo;
656 }
657 
amdgpu_bo_unref(struct amdgpu_bo ** bo)658 void amdgpu_bo_unref(struct amdgpu_bo **bo)
659 {
660 	struct ttm_buffer_object *tbo;
661 
662 	if ((*bo) == NULL)
663 		return;
664 
665 	tbo = &((*bo)->tbo);
666 	ttm_bo_unref(&tbo);
667 	if (tbo == NULL)
668 		*bo = NULL;
669 }
670 
amdgpu_bo_pin_restricted(struct amdgpu_bo * bo,u32 domain,u64 min_offset,u64 max_offset,u64 * gpu_addr)671 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
672 			     u64 min_offset, u64 max_offset,
673 			     u64 *gpu_addr)
674 {
675 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
676 	int r, i;
677 	unsigned fpfn, lpfn;
678 
679 	if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
680 		return -EPERM;
681 
682 	if (WARN_ON_ONCE(min_offset > max_offset))
683 		return -EINVAL;
684 
685 	/* A shared bo cannot be migrated to VRAM */
686 	if (bo->prime_shared_count) {
687 		if (domain & AMDGPU_GEM_DOMAIN_GTT)
688 			domain = AMDGPU_GEM_DOMAIN_GTT;
689 		else
690 			return -EINVAL;
691 	}
692 
693 	if (bo->pin_count) {
694 		uint32_t mem_type = bo->tbo.mem.mem_type;
695 
696 		if (domain != amdgpu_mem_type_to_domain(mem_type))
697 			return -EINVAL;
698 
699 		bo->pin_count++;
700 		if (gpu_addr)
701 			*gpu_addr = amdgpu_bo_gpu_offset(bo);
702 
703 		if (max_offset != 0) {
704 			u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
705 			WARN_ON_ONCE(max_offset <
706 				     (amdgpu_bo_gpu_offset(bo) - domain_start));
707 		}
708 
709 		return 0;
710 	}
711 
712 	bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
713 	amdgpu_ttm_placement_from_domain(bo, domain);
714 	for (i = 0; i < bo->placement.num_placement; i++) {
715 		/* force to pin into visible video ram */
716 		if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
717 		    !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
718 		    (!max_offset || max_offset >
719 		     adev->mc.visible_vram_size)) {
720 			if (WARN_ON_ONCE(min_offset >
721 					 adev->mc.visible_vram_size))
722 				return -EINVAL;
723 			fpfn = min_offset >> PAGE_SHIFT;
724 			lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
725 		} else {
726 			fpfn = min_offset >> PAGE_SHIFT;
727 			lpfn = max_offset >> PAGE_SHIFT;
728 		}
729 		if (fpfn > bo->placements[i].fpfn)
730 			bo->placements[i].fpfn = fpfn;
731 		if (!bo->placements[i].lpfn ||
732 		    (lpfn && lpfn < bo->placements[i].lpfn))
733 			bo->placements[i].lpfn = lpfn;
734 		bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
735 	}
736 
737 	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
738 	if (unlikely(r)) {
739 		dev_err(adev->dev, "%p pin failed\n", bo);
740 		goto error;
741 	}
742 
743 	bo->pin_count = 1;
744 	if (gpu_addr != NULL) {
745 		r = amdgpu_ttm_bind(&bo->tbo, &bo->tbo.mem);
746 		if (unlikely(r)) {
747 			dev_err(adev->dev, "%p bind failed\n", bo);
748 			goto error;
749 		}
750 		*gpu_addr = amdgpu_bo_gpu_offset(bo);
751 	}
752 	if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
753 		adev->vram_pin_size += amdgpu_bo_size(bo);
754 		adev->invisible_pin_size += amdgpu_vram_mgr_bo_invisible_size(bo);
755 	} else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
756 		adev->gart_pin_size += amdgpu_bo_size(bo);
757 	}
758 
759 error:
760 	return r;
761 }
762 
amdgpu_bo_pin(struct amdgpu_bo * bo,u32 domain,u64 * gpu_addr)763 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
764 {
765 	return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
766 }
767 
amdgpu_bo_unpin(struct amdgpu_bo * bo)768 int amdgpu_bo_unpin(struct amdgpu_bo *bo)
769 {
770 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
771 	int r, i;
772 
773 	if (!bo->pin_count) {
774 		dev_warn(adev->dev, "%p unpin not necessary\n", bo);
775 		return 0;
776 	}
777 	bo->pin_count--;
778 	if (bo->pin_count)
779 		return 0;
780 	for (i = 0; i < bo->placement.num_placement; i++) {
781 		bo->placements[i].lpfn = 0;
782 		bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
783 	}
784 	r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
785 	if (unlikely(r)) {
786 		dev_err(adev->dev, "%p validate failed for unpin\n", bo);
787 		goto error;
788 	}
789 
790 	if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
791 		adev->vram_pin_size -= amdgpu_bo_size(bo);
792 		adev->invisible_pin_size -= amdgpu_vram_mgr_bo_invisible_size(bo);
793 	} else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
794 		adev->gart_pin_size -= amdgpu_bo_size(bo);
795 	}
796 
797 error:
798 	return r;
799 }
800 
amdgpu_bo_evict_vram(struct amdgpu_device * adev)801 int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
802 {
803 	/* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
804 	if (0 && (adev->flags & AMD_IS_APU)) {
805 		/* Useless to evict on IGP chips */
806 		return 0;
807 	}
808 	return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
809 }
810 
811 static const char *amdgpu_vram_names[] = {
812 	"UNKNOWN",
813 	"GDDR1",
814 	"DDR2",
815 	"GDDR3",
816 	"GDDR4",
817 	"GDDR5",
818 	"HBM",
819 	"DDR3"
820 };
821 
amdgpu_bo_init(struct amdgpu_device * adev)822 int amdgpu_bo_init(struct amdgpu_device *adev)
823 {
824 	/* reserve PAT memory space to WC for VRAM */
825 	arch_io_reserve_memtype_wc(adev->mc.aper_base,
826 				   adev->mc.aper_size);
827 
828 	/* Add an MTRR for the VRAM */
829 	adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
830 					      adev->mc.aper_size);
831 	DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
832 		adev->mc.mc_vram_size >> 20,
833 		(unsigned long long)adev->mc.aper_size >> 20);
834 	DRM_INFO("RAM width %dbits %s\n",
835 		 adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
836 	return amdgpu_ttm_init(adev);
837 }
838 
amdgpu_bo_fini(struct amdgpu_device * adev)839 void amdgpu_bo_fini(struct amdgpu_device *adev)
840 {
841 	amdgpu_ttm_fini(adev);
842 	arch_phys_wc_del(adev->mc.vram_mtrr);
843 	arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
844 }
845 
amdgpu_bo_fbdev_mmap(struct amdgpu_bo * bo,struct vm_area_struct * vma)846 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
847 			     struct vm_area_struct *vma)
848 {
849 	return ttm_fbdev_mmap(vma, &bo->tbo);
850 }
851 
amdgpu_bo_set_tiling_flags(struct amdgpu_bo * bo,u64 tiling_flags)852 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
853 {
854 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
855 
856 	if (adev->family <= AMDGPU_FAMILY_CZ &&
857 	    AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
858 		return -EINVAL;
859 
860 	bo->tiling_flags = tiling_flags;
861 	return 0;
862 }
863 
amdgpu_bo_get_tiling_flags(struct amdgpu_bo * bo,u64 * tiling_flags)864 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
865 {
866 	lockdep_assert_held(&bo->tbo.resv->lock.base);
867 
868 	if (tiling_flags)
869 		*tiling_flags = bo->tiling_flags;
870 }
871 
amdgpu_bo_set_metadata(struct amdgpu_bo * bo,void * metadata,uint32_t metadata_size,uint64_t flags)872 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
873 			    uint32_t metadata_size, uint64_t flags)
874 {
875 	void *buffer;
876 
877 	if (!metadata_size) {
878 		if (bo->metadata_size) {
879 			kfree(bo->metadata);
880 			bo->metadata = NULL;
881 			bo->metadata_size = 0;
882 		}
883 		return 0;
884 	}
885 
886 	if (metadata == NULL)
887 		return -EINVAL;
888 
889 	buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
890 	if (buffer == NULL)
891 		return -ENOMEM;
892 
893 	kfree(bo->metadata);
894 	bo->metadata_flags = flags;
895 	bo->metadata = buffer;
896 	bo->metadata_size = metadata_size;
897 
898 	return 0;
899 }
900 
amdgpu_bo_get_metadata(struct amdgpu_bo * bo,void * buffer,size_t buffer_size,uint32_t * metadata_size,uint64_t * flags)901 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
902 			   size_t buffer_size, uint32_t *metadata_size,
903 			   uint64_t *flags)
904 {
905 	if (!buffer && !metadata_size)
906 		return -EINVAL;
907 
908 	if (buffer) {
909 		if (buffer_size < bo->metadata_size)
910 			return -EINVAL;
911 
912 		if (bo->metadata_size)
913 			memcpy(buffer, bo->metadata, bo->metadata_size);
914 	}
915 
916 	if (metadata_size)
917 		*metadata_size = bo->metadata_size;
918 	if (flags)
919 		*flags = bo->metadata_flags;
920 
921 	return 0;
922 }
923 
amdgpu_bo_move_notify(struct ttm_buffer_object * bo,bool evict,struct ttm_mem_reg * new_mem)924 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
925 			   bool evict,
926 			   struct ttm_mem_reg *new_mem)
927 {
928 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
929 	struct amdgpu_bo *abo;
930 	struct ttm_mem_reg *old_mem = &bo->mem;
931 
932 	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
933 		return;
934 
935 	abo = container_of(bo, struct amdgpu_bo, tbo);
936 	amdgpu_vm_bo_invalidate(adev, abo);
937 
938 	amdgpu_bo_kunmap(abo);
939 
940 	/* remember the eviction */
941 	if (evict)
942 		atomic64_inc(&adev->num_evictions);
943 
944 	/* update statistics */
945 	if (!new_mem)
946 		return;
947 
948 	/* move_notify is called before move happens */
949 	trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
950 }
951 
amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object * bo)952 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
953 {
954 	struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
955 	struct amdgpu_bo *abo;
956 	unsigned long offset, size;
957 	int r;
958 
959 	if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
960 		return 0;
961 
962 	abo = container_of(bo, struct amdgpu_bo, tbo);
963 
964 	/* Remember that this BO was accessed by the CPU */
965 	abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
966 
967 	if (bo->mem.mem_type != TTM_PL_VRAM)
968 		return 0;
969 
970 	size = bo->mem.num_pages << PAGE_SHIFT;
971 	offset = bo->mem.start << PAGE_SHIFT;
972 	if ((offset + size) <= adev->mc.visible_vram_size)
973 		return 0;
974 
975 	/* Can't move a pinned BO to visible VRAM */
976 	if (abo->pin_count > 0)
977 		return -EINVAL;
978 
979 	/* hurrah the memory is not visible ! */
980 	atomic64_inc(&adev->num_vram_cpu_page_faults);
981 	amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
982 					 AMDGPU_GEM_DOMAIN_GTT);
983 
984 	/* Avoid costly evictions; only set GTT as a busy placement */
985 	abo->placement.num_busy_placement = 1;
986 	abo->placement.busy_placement = &abo->placements[1];
987 
988 	r = ttm_bo_validate(bo, &abo->placement, false, false);
989 	if (unlikely(r != 0))
990 		return r;
991 
992 	offset = bo->mem.start << PAGE_SHIFT;
993 	/* this should never happen */
994 	if (bo->mem.mem_type == TTM_PL_VRAM &&
995 	    (offset + size) > adev->mc.visible_vram_size)
996 		return -EINVAL;
997 
998 	return 0;
999 }
1000 
1001 /**
1002  * amdgpu_bo_fence - add fence to buffer object
1003  *
1004  * @bo: buffer object in question
1005  * @fence: fence to add
1006  * @shared: true if fence should be added shared
1007  *
1008  */
amdgpu_bo_fence(struct amdgpu_bo * bo,struct dma_fence * fence,bool shared)1009 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
1010 		     bool shared)
1011 {
1012 	struct reservation_object *resv = bo->tbo.resv;
1013 
1014 	if (shared)
1015 		reservation_object_add_shared_fence(resv, fence);
1016 	else
1017 		reservation_object_add_excl_fence(resv, fence);
1018 }
1019 
1020 /**
1021  * amdgpu_bo_gpu_offset - return GPU offset of bo
1022  * @bo:	amdgpu object for which we query the offset
1023  *
1024  * Returns current GPU offset of the object.
1025  *
1026  * Note: object should either be pinned or reserved when calling this
1027  * function, it might be useful to add check for this for debugging.
1028  */
amdgpu_bo_gpu_offset(struct amdgpu_bo * bo)1029 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
1030 {
1031 	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
1032 	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
1033 		     !amdgpu_ttm_is_bound(bo->tbo.ttm));
1034 	WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
1035 		     !bo->pin_count);
1036 	WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
1037 	WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
1038 		     !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
1039 
1040 	return bo->tbo.offset;
1041 }
1042