• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  * Copyright (c) 2014-2015 Hisilicon Limited.
3  *
4  * This program is free software; you can redistribute it and/or modify
5  * it under the terms of the GNU General Public License as published by
6  * the Free Software Foundation; either version 2 of the License, or
7  * (at your option) any later version.
8  */
9 
10 #include <linux/module.h>
11 #include <linux/kernel.h>
12 #include <linux/init.h>
13 #include <linux/netdevice.h>
14 #include <linux/etherdevice.h>
15 #include <linux/platform_device.h>
16 #include <linux/of.h>
17 #include <linux/of_address.h>
18 #include <linux/of_platform.h>
19 
20 #include "hns_dsaf_ppe.h"
21 
hns_ppe_set_tso_enable(struct hns_ppe_cb * ppe_cb,u32 value)22 void hns_ppe_set_tso_enable(struct hns_ppe_cb *ppe_cb, u32 value)
23 {
24 	dsaf_set_dev_bit(ppe_cb, PPEV2_CFG_TSO_EN_REG, 0, !!value);
25 }
26 
hns_ppe_set_rss_key(struct hns_ppe_cb * ppe_cb,const u32 rss_key[HNS_PPEV2_RSS_KEY_NUM])27 void hns_ppe_set_rss_key(struct hns_ppe_cb *ppe_cb,
28 			 const u32 rss_key[HNS_PPEV2_RSS_KEY_NUM])
29 {
30 	u32 key_item;
31 
32 	for (key_item = 0; key_item < HNS_PPEV2_RSS_KEY_NUM; key_item++)
33 		dsaf_write_dev(ppe_cb, PPEV2_RSS_KEY_REG + key_item * 0x4,
34 			       rss_key[key_item]);
35 }
36 
hns_ppe_set_indir_table(struct hns_ppe_cb * ppe_cb,const u32 rss_tab[HNS_PPEV2_RSS_IND_TBL_SIZE])37 void hns_ppe_set_indir_table(struct hns_ppe_cb *ppe_cb,
38 			     const u32 rss_tab[HNS_PPEV2_RSS_IND_TBL_SIZE])
39 {
40 	int i;
41 	int reg_value;
42 
43 	for (i = 0; i < (HNS_PPEV2_RSS_IND_TBL_SIZE / 4); i++) {
44 		reg_value = dsaf_read_dev(ppe_cb,
45 					  PPEV2_INDRECTION_TBL_REG + i * 0x4);
46 
47 		dsaf_set_field(reg_value, PPEV2_CFG_RSS_TBL_4N0_M,
48 			       PPEV2_CFG_RSS_TBL_4N0_S,
49 			       rss_tab[i * 4 + 0] & 0x1F);
50 		dsaf_set_field(reg_value, PPEV2_CFG_RSS_TBL_4N1_M,
51 			       PPEV2_CFG_RSS_TBL_4N1_S,
52 				rss_tab[i * 4 + 1] & 0x1F);
53 		dsaf_set_field(reg_value, PPEV2_CFG_RSS_TBL_4N2_M,
54 			       PPEV2_CFG_RSS_TBL_4N2_S,
55 				rss_tab[i * 4 + 2] & 0x1F);
56 		dsaf_set_field(reg_value, PPEV2_CFG_RSS_TBL_4N3_M,
57 			       PPEV2_CFG_RSS_TBL_4N3_S,
58 				rss_tab[i * 4 + 3] & 0x1F);
59 		dsaf_write_dev(
60 			ppe_cb, PPEV2_INDRECTION_TBL_REG + i * 0x4, reg_value);
61 	}
62 }
63 
64 static void __iomem *
hns_ppe_common_get_ioaddr(struct ppe_common_cb * ppe_common)65 hns_ppe_common_get_ioaddr(struct ppe_common_cb *ppe_common)
66 {
67 	return ppe_common->dsaf_dev->ppe_base + PPE_COMMON_REG_OFFSET;
68 }
69 
70 /**
71  * hns_ppe_common_get_cfg - get ppe common config
72  * @dsaf_dev: dasf device
73  * comm_index: common index
74  * retuen 0 - success , negative --fail
75  */
hns_ppe_common_get_cfg(struct dsaf_device * dsaf_dev,int comm_index)76 int hns_ppe_common_get_cfg(struct dsaf_device *dsaf_dev, int comm_index)
77 {
78 	struct ppe_common_cb *ppe_common;
79 	int ppe_num;
80 
81 	if (!HNS_DSAF_IS_DEBUG(dsaf_dev))
82 		ppe_num = HNS_PPE_SERVICE_NW_ENGINE_NUM;
83 	else
84 		ppe_num = HNS_PPE_DEBUG_NW_ENGINE_NUM;
85 
86 	ppe_common = devm_kzalloc(dsaf_dev->dev, sizeof(*ppe_common) +
87 		ppe_num * sizeof(struct hns_ppe_cb), GFP_KERNEL);
88 	if (!ppe_common)
89 		return -ENOMEM;
90 
91 	ppe_common->ppe_num = ppe_num;
92 	ppe_common->dsaf_dev = dsaf_dev;
93 	ppe_common->comm_index = comm_index;
94 	if (!HNS_DSAF_IS_DEBUG(dsaf_dev))
95 		ppe_common->ppe_mode = PPE_COMMON_MODE_SERVICE;
96 	else
97 		ppe_common->ppe_mode = PPE_COMMON_MODE_DEBUG;
98 	ppe_common->dev = dsaf_dev->dev;
99 
100 	ppe_common->io_base = hns_ppe_common_get_ioaddr(ppe_common);
101 
102 	dsaf_dev->ppe_common[comm_index] = ppe_common;
103 
104 	return 0;
105 }
106 
hns_ppe_common_free_cfg(struct dsaf_device * dsaf_dev,u32 comm_index)107 void hns_ppe_common_free_cfg(struct dsaf_device *dsaf_dev, u32 comm_index)
108 {
109 	dsaf_dev->ppe_common[comm_index] = NULL;
110 }
111 
hns_ppe_get_iobase(struct ppe_common_cb * ppe_common,int ppe_idx)112 static void __iomem *hns_ppe_get_iobase(struct ppe_common_cb *ppe_common,
113 					int ppe_idx)
114 {
115 	return ppe_common->dsaf_dev->ppe_base + ppe_idx * PPE_REG_OFFSET;
116 }
117 
hns_ppe_get_cfg(struct ppe_common_cb * ppe_common)118 static void hns_ppe_get_cfg(struct ppe_common_cb *ppe_common)
119 {
120 	u32 i;
121 	struct hns_ppe_cb *ppe_cb;
122 	u32 ppe_num = ppe_common->ppe_num;
123 
124 	for (i = 0; i < ppe_num; i++) {
125 		ppe_cb = &ppe_common->ppe_cb[i];
126 		ppe_cb->dev = ppe_common->dev;
127 		ppe_cb->next = NULL;
128 		ppe_cb->ppe_common_cb = ppe_common;
129 		ppe_cb->index = i;
130 		ppe_cb->io_base = hns_ppe_get_iobase(ppe_common, i);
131 		ppe_cb->virq = 0;
132 	}
133 }
134 
hns_ppe_cnt_clr_ce(struct hns_ppe_cb * ppe_cb)135 static void hns_ppe_cnt_clr_ce(struct hns_ppe_cb *ppe_cb)
136 {
137 	dsaf_set_dev_bit(ppe_cb, PPE_TNL_0_5_CNT_CLR_CE_REG,
138 			 PPE_CNT_CLR_CE_B, 1);
139 }
140 
hns_ppe_set_vlan_strip(struct hns_ppe_cb * ppe_cb,int en)141 static void hns_ppe_set_vlan_strip(struct hns_ppe_cb *ppe_cb, int en)
142 {
143 	dsaf_write_dev(ppe_cb, PPEV2_VLAN_STRIP_EN_REG, en);
144 }
145 
146 /**
147  * hns_ppe_checksum_hw - set ppe checksum caculate
148  * @ppe_device: ppe device
149  * @value: value
150  */
hns_ppe_checksum_hw(struct hns_ppe_cb * ppe_cb,u32 value)151 static void hns_ppe_checksum_hw(struct hns_ppe_cb *ppe_cb, u32 value)
152 {
153 	dsaf_set_dev_field(ppe_cb, PPE_CFG_PRO_CHECK_EN_REG,
154 			   0xfffffff, 0, value);
155 }
156 
hns_ppe_set_qid_mode(struct ppe_common_cb * ppe_common,enum ppe_qid_mode qid_mdoe)157 static void hns_ppe_set_qid_mode(struct ppe_common_cb *ppe_common,
158 				 enum ppe_qid_mode qid_mdoe)
159 {
160 	dsaf_set_dev_field(ppe_common, PPE_COM_CFG_QID_MODE_REG,
161 			   PPE_CFG_QID_MODE_CF_QID_MODE_M,
162 			   PPE_CFG_QID_MODE_CF_QID_MODE_S, qid_mdoe);
163 }
164 
165 /**
166  * hns_ppe_set_qid - set ppe qid
167  * @ppe_common: ppe common device
168  * @qid: queue id
169  */
hns_ppe_set_qid(struct ppe_common_cb * ppe_common,u32 qid)170 static void hns_ppe_set_qid(struct ppe_common_cb *ppe_common, u32 qid)
171 {
172 	u32 qid_mod = dsaf_read_dev(ppe_common, PPE_COM_CFG_QID_MODE_REG);
173 
174 	if (!dsaf_get_field(qid_mod, PPE_CFG_QID_MODE_DEF_QID_M,
175 			    PPE_CFG_QID_MODE_DEF_QID_S)) {
176 		dsaf_set_field(qid_mod, PPE_CFG_QID_MODE_DEF_QID_M,
177 			       PPE_CFG_QID_MODE_DEF_QID_S, qid);
178 		dsaf_write_dev(ppe_common, PPE_COM_CFG_QID_MODE_REG, qid_mod);
179 	}
180 }
181 
182 /**
183  * hns_ppe_set_port_mode - set port mode
184  * @ppe_device: ppe device
185  * @mode: port mode
186  */
hns_ppe_set_port_mode(struct hns_ppe_cb * ppe_cb,enum ppe_port_mode mode)187 static void hns_ppe_set_port_mode(struct hns_ppe_cb *ppe_cb,
188 				  enum ppe_port_mode mode)
189 {
190 	dsaf_write_dev(ppe_cb, PPE_CFG_XGE_MODE_REG, mode);
191 }
192 
193 /**
194  * hns_ppe_common_init_hw - init ppe common device
195  * @ppe_common: ppe common device
196  *
197  * Return 0 on success, negative on failure
198  */
hns_ppe_common_init_hw(struct ppe_common_cb * ppe_common)199 static int hns_ppe_common_init_hw(struct ppe_common_cb *ppe_common)
200 {
201 	enum ppe_qid_mode qid_mode;
202 	struct dsaf_device *dsaf_dev = ppe_common->dsaf_dev;
203 	enum dsaf_mode dsaf_mode = dsaf_dev->dsaf_mode;
204 
205 	dsaf_dev->misc_op->ppe_comm_srst(dsaf_dev, 0);
206 	mdelay(100);
207 	dsaf_dev->misc_op->ppe_comm_srst(dsaf_dev, 1);
208 	mdelay(100);
209 
210 	if (ppe_common->ppe_mode == PPE_COMMON_MODE_SERVICE) {
211 		switch (dsaf_mode) {
212 		case DSAF_MODE_ENABLE_FIX:
213 		case DSAF_MODE_DISABLE_FIX:
214 			qid_mode = PPE_QID_MODE0;
215 			hns_ppe_set_qid(ppe_common, 0);
216 			break;
217 		case DSAF_MODE_ENABLE_0VM:
218 		case DSAF_MODE_DISABLE_2PORT_64VM:
219 			qid_mode = PPE_QID_MODE3;
220 			break;
221 		case DSAF_MODE_ENABLE_8VM:
222 		case DSAF_MODE_DISABLE_2PORT_16VM:
223 			qid_mode = PPE_QID_MODE4;
224 			break;
225 		case DSAF_MODE_ENABLE_16VM:
226 		case DSAF_MODE_DISABLE_6PORT_0VM:
227 			qid_mode = PPE_QID_MODE5;
228 			break;
229 		case DSAF_MODE_ENABLE_32VM:
230 		case DSAF_MODE_DISABLE_6PORT_16VM:
231 			qid_mode = PPE_QID_MODE2;
232 			break;
233 		case DSAF_MODE_ENABLE_128VM:
234 		case DSAF_MODE_DISABLE_6PORT_4VM:
235 			qid_mode = PPE_QID_MODE1;
236 			break;
237 		case DSAF_MODE_DISABLE_2PORT_8VM:
238 			qid_mode = PPE_QID_MODE7;
239 			break;
240 		case DSAF_MODE_DISABLE_6PORT_2VM:
241 			qid_mode = PPE_QID_MODE6;
242 			break;
243 		default:
244 			dev_err(ppe_common->dev,
245 				"get ppe queue mode failed! dsaf_mode=%d\n",
246 				dsaf_mode);
247 			return -EINVAL;
248 		}
249 		hns_ppe_set_qid_mode(ppe_common, qid_mode);
250 	}
251 
252 	dsaf_set_dev_bit(ppe_common, PPE_COM_COMMON_CNT_CLR_CE_REG,
253 			 PPE_COMMON_CNT_CLR_CE_B, 1);
254 
255 	return 0;
256 }
257 
258 /*clr ppe exception irq*/
hns_ppe_exc_irq_en(struct hns_ppe_cb * ppe_cb,int en)259 static void hns_ppe_exc_irq_en(struct hns_ppe_cb *ppe_cb, int en)
260 {
261 	u32 clr_vlue = 0xfffffffful;
262 	u32 msk_vlue = en ? 0xfffffffful : 0; /*1 is en, 0 is dis*/
263 	u32 vld_msk = 0;
264 
265 	/*only care bit 0,1,7*/
266 	dsaf_set_bit(vld_msk, 0, 1);
267 	dsaf_set_bit(vld_msk, 1, 1);
268 	dsaf_set_bit(vld_msk, 7, 1);
269 
270 	/*clr sts**/
271 	dsaf_write_dev(ppe_cb, PPE_RINT_REG, clr_vlue);
272 
273 	/*for some reserved bits, so set 0**/
274 	dsaf_write_dev(ppe_cb, PPE_INTEN_REG, msk_vlue & vld_msk);
275 }
276 
hns_ppe_wait_tx_fifo_clean(struct hns_ppe_cb * ppe_cb)277 int hns_ppe_wait_tx_fifo_clean(struct hns_ppe_cb *ppe_cb)
278 {
279 	int wait_cnt;
280 	u32 val;
281 
282 	wait_cnt = 0;
283 	while (wait_cnt++ < HNS_MAX_WAIT_CNT) {
284 		val = dsaf_read_dev(ppe_cb, PPE_CURR_TX_FIFO0_REG) & 0x3ffU;
285 		if (!val)
286 			break;
287 
288 		usleep_range(100, 200);
289 	}
290 
291 	if (wait_cnt >= HNS_MAX_WAIT_CNT) {
292 		dev_err(ppe_cb->dev, "hns ppe tx fifo clean wait timeout, still has %u pkt.\n",
293 			val);
294 		return -EBUSY;
295 	}
296 
297 	return 0;
298 }
299 
300 /**
301  * ppe_init_hw - init ppe
302  * @ppe_cb: ppe device
303  */
hns_ppe_init_hw(struct hns_ppe_cb * ppe_cb)304 static void hns_ppe_init_hw(struct hns_ppe_cb *ppe_cb)
305 {
306 	struct ppe_common_cb *ppe_common_cb = ppe_cb->ppe_common_cb;
307 	u32 port = ppe_cb->index;
308 	struct dsaf_device *dsaf_dev = ppe_common_cb->dsaf_dev;
309 	int i;
310 
311 	/* get default RSS key */
312 	netdev_rss_key_fill(ppe_cb->rss_key, HNS_PPEV2_RSS_KEY_SIZE);
313 
314 	dsaf_dev->misc_op->ppe_srst(dsaf_dev, port, 0);
315 	mdelay(10);
316 	dsaf_dev->misc_op->ppe_srst(dsaf_dev, port, 1);
317 
318 	/* clr and msk except irq*/
319 	hns_ppe_exc_irq_en(ppe_cb, 0);
320 
321 	if (ppe_common_cb->ppe_mode == PPE_COMMON_MODE_DEBUG) {
322 		hns_ppe_set_port_mode(ppe_cb, PPE_MODE_GE);
323 		dsaf_write_dev(ppe_cb, PPE_CFG_PAUSE_IDLE_CNT_REG, 0);
324 	} else {
325 		hns_ppe_set_port_mode(ppe_cb, PPE_MODE_XGE);
326 	}
327 
328 	hns_ppe_checksum_hw(ppe_cb, 0xffffffff);
329 	hns_ppe_cnt_clr_ce(ppe_cb);
330 
331 	if (!AE_IS_VER1(dsaf_dev->dsaf_ver)) {
332 		hns_ppe_set_vlan_strip(ppe_cb, 0);
333 
334 		dsaf_write_dev(ppe_cb, PPE_CFG_MAX_FRAME_LEN_REG,
335 			       HNS_PPEV2_MAX_FRAME_LEN);
336 
337 		/* set default RSS key in h/w */
338 		hns_ppe_set_rss_key(ppe_cb, ppe_cb->rss_key);
339 
340 		/* Set default indrection table in h/w */
341 		for (i = 0; i < HNS_PPEV2_RSS_IND_TBL_SIZE; i++)
342 			ppe_cb->rss_indir_table[i] = i;
343 		hns_ppe_set_indir_table(ppe_cb, ppe_cb->rss_indir_table);
344 	}
345 }
346 
347 /**
348  * ppe_uninit_hw - uninit ppe
349  * @ppe_device: ppe device
350  */
hns_ppe_uninit_hw(struct hns_ppe_cb * ppe_cb)351 static void hns_ppe_uninit_hw(struct hns_ppe_cb *ppe_cb)
352 {
353 	u32 port;
354 
355 	if (ppe_cb->ppe_common_cb) {
356 		struct dsaf_device *dsaf_dev = ppe_cb->ppe_common_cb->dsaf_dev;
357 
358 		port = ppe_cb->index;
359 		dsaf_dev->misc_op->ppe_srst(dsaf_dev, port, 0);
360 	}
361 }
362 
hns_ppe_uninit_ex(struct ppe_common_cb * ppe_common)363 void hns_ppe_uninit_ex(struct ppe_common_cb *ppe_common)
364 {
365 	u32 i;
366 
367 	for (i = 0; i < ppe_common->ppe_num; i++) {
368 		if (ppe_common->dsaf_dev->mac_cb[i])
369 			hns_ppe_uninit_hw(&ppe_common->ppe_cb[i]);
370 		memset(&ppe_common->ppe_cb[i], 0, sizeof(struct hns_ppe_cb));
371 	}
372 }
373 
hns_ppe_uninit(struct dsaf_device * dsaf_dev)374 void hns_ppe_uninit(struct dsaf_device *dsaf_dev)
375 {
376 	u32 i;
377 
378 	for (i = 0; i < HNS_PPE_COM_NUM; i++) {
379 		if (dsaf_dev->ppe_common[i])
380 			hns_ppe_uninit_ex(dsaf_dev->ppe_common[i]);
381 		hns_rcb_common_free_cfg(dsaf_dev, i);
382 		hns_ppe_common_free_cfg(dsaf_dev, i);
383 	}
384 }
385 
386 /**
387  * hns_ppe_reset - reinit ppe/rcb hw
388  * @dsaf_dev: dasf device
389  * retuen void
390  */
hns_ppe_reset_common(struct dsaf_device * dsaf_dev,u8 ppe_common_index)391 void hns_ppe_reset_common(struct dsaf_device *dsaf_dev, u8 ppe_common_index)
392 {
393 	u32 i;
394 	int ret;
395 	struct ppe_common_cb *ppe_common;
396 
397 	ppe_common = dsaf_dev->ppe_common[ppe_common_index];
398 	ret = hns_ppe_common_init_hw(ppe_common);
399 	if (ret)
400 		return;
401 
402 	for (i = 0; i < ppe_common->ppe_num; i++) {
403 		/* We only need to initiate ppe when the port exists */
404 		if (dsaf_dev->mac_cb[i])
405 			hns_ppe_init_hw(&ppe_common->ppe_cb[i]);
406 	}
407 
408 	ret = hns_rcb_common_init_hw(dsaf_dev->rcb_common[ppe_common_index]);
409 	if (ret)
410 		return;
411 
412 	hns_rcb_common_init_commit_hw(dsaf_dev->rcb_common[ppe_common_index]);
413 }
414 
hns_ppe_update_stats(struct hns_ppe_cb * ppe_cb)415 void hns_ppe_update_stats(struct hns_ppe_cb *ppe_cb)
416 {
417 	struct hns_ppe_hw_stats *hw_stats = &ppe_cb->hw_stats;
418 
419 	hw_stats->rx_pkts_from_sw
420 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_SW_PKT_CNT_REG);
421 	hw_stats->rx_pkts
422 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_WR_BD_OK_PKT_CNT_REG);
423 	hw_stats->rx_drop_no_bd
424 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_PKT_NO_BUF_CNT_REG);
425 	hw_stats->rx_alloc_buf_fail
426 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_APP_BUF_FAIL_CNT_REG);
427 	hw_stats->rx_alloc_buf_wait
428 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_APP_BUF_WAIT_CNT_REG);
429 	hw_stats->rx_drop_no_buf
430 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_PKT_DROP_FUL_CNT_REG);
431 	hw_stats->rx_err_fifo_full
432 		+= dsaf_read_dev(ppe_cb, PPE_HIS_RX_PKT_DROP_PRT_CNT_REG);
433 
434 	hw_stats->tx_bd_form_rcb
435 		+= dsaf_read_dev(ppe_cb, PPE_HIS_TX_BD_CNT_REG);
436 	hw_stats->tx_pkts_from_rcb
437 		+= dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_CNT_REG);
438 	hw_stats->tx_pkts
439 		+= dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_OK_CNT_REG);
440 	hw_stats->tx_err_fifo_empty
441 		+= dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_EPT_CNT_REG);
442 	hw_stats->tx_err_checksum
443 		+= dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_CS_FAIL_CNT_REG);
444 }
445 
hns_ppe_get_sset_count(int stringset)446 int hns_ppe_get_sset_count(int stringset)
447 {
448 	if (stringset == ETH_SS_STATS)
449 		return ETH_PPE_STATIC_NUM;
450 	return 0;
451 }
452 
hns_ppe_get_regs_count(void)453 int hns_ppe_get_regs_count(void)
454 {
455 	return ETH_PPE_DUMP_NUM;
456 }
457 
458 /**
459  * ppe_get_strings - get ppe srting
460  * @ppe_device: ppe device
461  * @stringset: string set type
462  * @data: output string
463  */
hns_ppe_get_strings(struct hns_ppe_cb * ppe_cb,int stringset,u8 * data)464 void hns_ppe_get_strings(struct hns_ppe_cb *ppe_cb, int stringset, u8 *data)
465 {
466 	char *buff = (char *)data;
467 	int index = ppe_cb->index;
468 
469 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_sw_pkt", index);
470 	buff = buff + ETH_GSTRING_LEN;
471 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_pkt_ok", index);
472 	buff = buff + ETH_GSTRING_LEN;
473 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_drop_pkt_no_bd", index);
474 	buff = buff + ETH_GSTRING_LEN;
475 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_alloc_buf_fail", index);
476 	buff = buff + ETH_GSTRING_LEN;
477 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_alloc_buf_wait", index);
478 	buff = buff + ETH_GSTRING_LEN;
479 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_pkt_drop_no_buf", index);
480 	buff = buff + ETH_GSTRING_LEN;
481 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_rx_pkt_err_fifo_full", index);
482 	buff = buff + ETH_GSTRING_LEN;
483 
484 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_tx_bd", index);
485 	buff = buff + ETH_GSTRING_LEN;
486 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_tx_pkt", index);
487 	buff = buff + ETH_GSTRING_LEN;
488 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_tx_pkt_ok", index);
489 	buff = buff + ETH_GSTRING_LEN;
490 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_tx_pkt_err_fifo_empty", index);
491 	buff = buff + ETH_GSTRING_LEN;
492 	snprintf(buff, ETH_GSTRING_LEN, "ppe%d_tx_pkt_err_csum_fail", index);
493 }
494 
hns_ppe_get_stats(struct hns_ppe_cb * ppe_cb,u64 * data)495 void hns_ppe_get_stats(struct hns_ppe_cb *ppe_cb, u64 *data)
496 {
497 	u64 *regs_buff = data;
498 	struct hns_ppe_hw_stats *hw_stats = &ppe_cb->hw_stats;
499 
500 	regs_buff[0] = hw_stats->rx_pkts_from_sw;
501 	regs_buff[1] = hw_stats->rx_pkts;
502 	regs_buff[2] = hw_stats->rx_drop_no_bd;
503 	regs_buff[3] = hw_stats->rx_alloc_buf_fail;
504 	regs_buff[4] = hw_stats->rx_alloc_buf_wait;
505 	regs_buff[5] = hw_stats->rx_drop_no_buf;
506 	regs_buff[6] = hw_stats->rx_err_fifo_full;
507 
508 	regs_buff[7] = hw_stats->tx_bd_form_rcb;
509 	regs_buff[8] = hw_stats->tx_pkts_from_rcb;
510 	regs_buff[9] = hw_stats->tx_pkts;
511 	regs_buff[10] = hw_stats->tx_err_fifo_empty;
512 	regs_buff[11] = hw_stats->tx_err_checksum;
513 }
514 
515 /**
516  * hns_ppe_init - init ppe device
517  * @dsaf_dev: dasf device
518  * retuen 0 - success , negative --fail
519  */
hns_ppe_init(struct dsaf_device * dsaf_dev)520 int hns_ppe_init(struct dsaf_device *dsaf_dev)
521 {
522 	int ret;
523 	int i;
524 
525 	for (i = 0; i < HNS_PPE_COM_NUM; i++) {
526 		ret = hns_ppe_common_get_cfg(dsaf_dev, i);
527 		if (ret)
528 			goto get_cfg_fail;
529 
530 		ret = hns_rcb_common_get_cfg(dsaf_dev, i);
531 		if (ret)
532 			goto get_cfg_fail;
533 
534 		hns_ppe_get_cfg(dsaf_dev->ppe_common[i]);
535 
536 		ret = hns_rcb_get_cfg(dsaf_dev->rcb_common[i]);
537 		if (ret)
538 			goto get_cfg_fail;
539 	}
540 
541 	for (i = 0; i < HNS_PPE_COM_NUM; i++)
542 		hns_ppe_reset_common(dsaf_dev, i);
543 
544 	return 0;
545 
546 get_cfg_fail:
547 	for (i = 0; i < HNS_PPE_COM_NUM; i++) {
548 		hns_rcb_common_free_cfg(dsaf_dev, i);
549 		hns_ppe_common_free_cfg(dsaf_dev, i);
550 	}
551 
552 	return ret;
553 }
554 
hns_ppe_get_regs(struct hns_ppe_cb * ppe_cb,void * data)555 void hns_ppe_get_regs(struct hns_ppe_cb *ppe_cb, void *data)
556 {
557 	struct ppe_common_cb *ppe_common = ppe_cb->ppe_common_cb;
558 	u32 *regs = data;
559 	u32 i;
560 	u32 offset;
561 
562 	/* ppe common registers */
563 	regs[0] = dsaf_read_dev(ppe_common, PPE_COM_CFG_QID_MODE_REG);
564 	regs[1] = dsaf_read_dev(ppe_common, PPE_COM_INTEN_REG);
565 	regs[2] = dsaf_read_dev(ppe_common, PPE_COM_RINT_REG);
566 	regs[3] = dsaf_read_dev(ppe_common, PPE_COM_INTSTS_REG);
567 	regs[4] = dsaf_read_dev(ppe_common, PPE_COM_COMMON_CNT_CLR_CE_REG);
568 
569 	for (i = 0; i < DSAF_TOTAL_QUEUE_NUM; i++) {
570 		offset = PPE_COM_HIS_RX_PKT_QID_DROP_CNT_REG + 0x4 * i;
571 		regs[5 + i] = dsaf_read_dev(ppe_common, offset);
572 		offset = PPE_COM_HIS_RX_PKT_QID_OK_CNT_REG + 0x4 * i;
573 		regs[5 + i + DSAF_TOTAL_QUEUE_NUM]
574 				= dsaf_read_dev(ppe_common, offset);
575 		offset = PPE_COM_HIS_TX_PKT_QID_ERR_CNT_REG + 0x4 * i;
576 		regs[5 + i + DSAF_TOTAL_QUEUE_NUM * 2]
577 				= dsaf_read_dev(ppe_common, offset);
578 		offset = PPE_COM_HIS_TX_PKT_QID_OK_CNT_REG + 0x4 * i;
579 		regs[5 + i + DSAF_TOTAL_QUEUE_NUM * 3]
580 				= dsaf_read_dev(ppe_common, offset);
581 	}
582 
583 	/* mark end of ppe regs */
584 	for (i = 521; i < 524; i++)
585 		regs[i] = 0xeeeeeeee;
586 
587 	/* ppe channel registers */
588 	regs[525] = dsaf_read_dev(ppe_cb, PPE_CFG_TX_FIFO_THRSLD_REG);
589 	regs[526] = dsaf_read_dev(ppe_cb, PPE_CFG_RX_FIFO_THRSLD_REG);
590 	regs[527] = dsaf_read_dev(ppe_cb, PPE_CFG_RX_FIFO_PAUSE_THRSLD_REG);
591 	regs[528] = dsaf_read_dev(ppe_cb, PPE_CFG_RX_FIFO_SW_BP_THRSLD_REG);
592 	regs[529] = dsaf_read_dev(ppe_cb, PPE_CFG_PAUSE_IDLE_CNT_REG);
593 	regs[530] = dsaf_read_dev(ppe_cb, PPE_CFG_BUS_CTRL_REG);
594 	regs[531] = dsaf_read_dev(ppe_cb, PPE_CFG_TNL_TO_BE_RST_REG);
595 	regs[532] = dsaf_read_dev(ppe_cb, PPE_CURR_TNL_CAN_RST_REG);
596 
597 	regs[533] = dsaf_read_dev(ppe_cb, PPE_CFG_XGE_MODE_REG);
598 	regs[534] = dsaf_read_dev(ppe_cb, PPE_CFG_MAX_FRAME_LEN_REG);
599 	regs[535] = dsaf_read_dev(ppe_cb, PPE_CFG_RX_PKT_MODE_REG);
600 	regs[536] = dsaf_read_dev(ppe_cb, PPE_CFG_RX_VLAN_TAG_REG);
601 	regs[537] = dsaf_read_dev(ppe_cb, PPE_CFG_TAG_GEN_REG);
602 	regs[538] = dsaf_read_dev(ppe_cb, PPE_CFG_PARSE_TAG_REG);
603 	regs[539] = dsaf_read_dev(ppe_cb, PPE_CFG_PRO_CHECK_EN_REG);
604 
605 	regs[540] = dsaf_read_dev(ppe_cb, PPE_INTEN_REG);
606 	regs[541] = dsaf_read_dev(ppe_cb, PPE_RINT_REG);
607 	regs[542] = dsaf_read_dev(ppe_cb, PPE_INTSTS_REG);
608 	regs[543] = dsaf_read_dev(ppe_cb, PPE_CFG_RX_PKT_INT_REG);
609 
610 	regs[544] = dsaf_read_dev(ppe_cb, PPE_CFG_HEAT_DECT_TIME0_REG);
611 	regs[545] = dsaf_read_dev(ppe_cb, PPE_CFG_HEAT_DECT_TIME1_REG);
612 
613 	/* ppe static */
614 	regs[546] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_SW_PKT_CNT_REG);
615 	regs[547] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_WR_BD_OK_PKT_CNT_REG);
616 	regs[548] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_PKT_NO_BUF_CNT_REG);
617 	regs[549] = dsaf_read_dev(ppe_cb, PPE_HIS_TX_BD_CNT_REG);
618 	regs[550] = dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_CNT_REG);
619 	regs[551] = dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_OK_CNT_REG);
620 	regs[552] = dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_EPT_CNT_REG);
621 	regs[553] = dsaf_read_dev(ppe_cb, PPE_HIS_TX_PKT_CS_FAIL_CNT_REG);
622 	regs[554] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_APP_BUF_FAIL_CNT_REG);
623 	regs[555] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_APP_BUF_WAIT_CNT_REG);
624 	regs[556] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_PKT_DROP_FUL_CNT_REG);
625 	regs[557] = dsaf_read_dev(ppe_cb, PPE_HIS_RX_PKT_DROP_PRT_CNT_REG);
626 
627 	regs[558] = dsaf_read_dev(ppe_cb, PPE_TNL_0_5_CNT_CLR_CE_REG);
628 	regs[559] = dsaf_read_dev(ppe_cb, PPE_CFG_AXI_DBG_REG);
629 	regs[560] = dsaf_read_dev(ppe_cb, PPE_HIS_PRO_ERR_REG);
630 	regs[561] = dsaf_read_dev(ppe_cb, PPE_HIS_TNL_FIFO_ERR_REG);
631 	regs[562] = dsaf_read_dev(ppe_cb, PPE_CURR_CFF_DATA_NUM_REG);
632 	regs[563] = dsaf_read_dev(ppe_cb, PPE_CURR_RX_ST_REG);
633 	regs[564] = dsaf_read_dev(ppe_cb, PPE_CURR_TX_ST_REG);
634 	regs[565] = dsaf_read_dev(ppe_cb, PPE_CURR_RX_FIFO0_REG);
635 	regs[566] = dsaf_read_dev(ppe_cb, PPE_CURR_RX_FIFO1_REG);
636 	regs[567] = dsaf_read_dev(ppe_cb, PPE_CURR_TX_FIFO0_REG);
637 	regs[568] = dsaf_read_dev(ppe_cb, PPE_CURR_TX_FIFO1_REG);
638 	regs[569] = dsaf_read_dev(ppe_cb, PPE_ECO0_REG);
639 	regs[570] = dsaf_read_dev(ppe_cb, PPE_ECO1_REG);
640 	regs[571] = dsaf_read_dev(ppe_cb, PPE_ECO2_REG);
641 
642 	/* mark end of ppe regs */
643 	for (i = 572; i < 576; i++)
644 		regs[i] = 0xeeeeeeee;
645 }
646