Searched refs:imx_writel (Results 1 – 14 of 14) sorted by relevance
/arch/arm/mach-imx/ |
D | avic.c | 67 imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEL); in avic_set_irq_fiq() 71 imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEH); in avic_set_irq_fiq() 95 imx_writel(gc->wake_active, avic_base + ct->regs.mask); in avic_irq_suspend() 104 imx_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask); in avic_irq_resume() 164 imx_writel(0, avic_base + AVIC_INTCNTL); in mxc_init_irq() 165 imx_writel(0x1f, avic_base + AVIC_NIMASK); in mxc_init_irq() 168 imx_writel(0, avic_base + AVIC_INTENABLEH); in mxc_init_irq() 169 imx_writel(0, avic_base + AVIC_INTENABLEL); in mxc_init_irq() 172 imx_writel(0, avic_base + AVIC_INTTYPEH); in mxc_init_irq() 173 imx_writel(0, avic_base + AVIC_INTTYPEL); in mxc_init_irq() [all …]
|
D | cpu.c | 47 imx_writel(0x77777777, base + 0x0); in imx_set_aips() 48 imx_writel(0x77777777, base + 0x4); in imx_set_aips() 55 imx_writel(0x0, base + 0x40); in imx_set_aips() 56 imx_writel(0x0, base + 0x44); in imx_set_aips() 57 imx_writel(0x0, base + 0x48); in imx_set_aips() 58 imx_writel(0x0, base + 0x4C); in imx_set_aips() 60 imx_writel(reg, base + 0x50); in imx_set_aips()
|
D | tzic.c | 70 imx_writel(value, tzic_base + TZIC_INTSEC0(index)); in tzic_set_irq_fiq() 84 imx_writel(gc->wake_active, tzic_base + TZIC_WAKEUP0(idx)); in tzic_irq_suspend() 91 imx_writel(imx_readl(tzic_base + TZIC_ENSET0(idx)), in tzic_irq_resume() 168 imx_writel(0x80010001, tzic_base + TZIC_INTCNTL); in tzic_init_dt() 169 imx_writel(0x1f, tzic_base + TZIC_PRIOMASK); in tzic_init_dt() 170 imx_writel(0x02, tzic_base + TZIC_SYNCCTRL); in tzic_init_dt() 173 imx_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i)); in tzic_init_dt() 177 imx_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i)); in tzic_init_dt() 217 imx_writel(1, tzic_base + TZIC_DSMINT); in tzic_enable_wake() 222 imx_writel(imx_readl(tzic_base + TZIC_ENSET0(i)), in tzic_enable_wake()
|
D | epit.c | 69 imx_writel(val, timer_base + EPITCR); in epit_irq_disable() 78 imx_writel(val, timer_base + EPITCR); in epit_irq_enable() 83 imx_writel(EPITSR_OCIF, timer_base + EPITSR); in epit_irq_acknowledge() 103 imx_writel(tcmp - evt, timer_base + EPITCMPR); in epit_set_next_event() 216 imx_writel(0x0, timer_base + EPITCR); in epit_timer_init() 218 imx_writel(0xffffffff, timer_base + EPITLR); in epit_timer_init() 219 imx_writel(EPITCR_EN | EPITCR_CLKSRC_REF_HIGH | EPITCR_WAITEN, in epit_timer_init()
|
D | iomux-v3.c | 48 imx_writel(mux_mode, base + mux_ctrl_ofs); in mxc_iomux_v3_setup_pad() 51 imx_writel(sel_input, base + sel_input_ofs); in mxc_iomux_v3_setup_pad() 54 imx_writel(pad_ctrl, base + pad_ctrl_ofs); in mxc_iomux_v3_setup_pad()
|
D | pm-imx5.c | 199 imx_writel(plat_lpc, cortex_base + MXC_CORTEXA8_PLAT_LPC); in mx5_cpu_lp_set() 200 imx_writel(ccm_clpcr, ccm_base + MXC_CCM_CLPCR); in mx5_cpu_lp_set() 201 imx_writel(arm_srpgcr, gpc_base + MXC_SRPG_ARM_SRPGCR); in mx5_cpu_lp_set() 202 imx_writel(arm_srpgcr, gpc_base + MXC_SRPG_NEON_SRPGCR); in mx5_cpu_lp_set() 208 imx_writel(empgc0, gpc_base + MXC_SRPG_EMPGC0_SRPGCR); in mx5_cpu_lp_set() 209 imx_writel(empgc1, gpc_base + MXC_SRPG_EMPGC1_SRPGCR); in mx5_cpu_lp_set() 231 imx_writel(0, gpc_base + MXC_SRPG_EMPGC0_SRPGCR); in mx5_suspend_enter() 232 imx_writel(0, gpc_base + MXC_SRPG_EMPGC1_SRPGCR); in mx5_suspend_enter()
|
D | mach-imx51.c | 43 imx_writel(0xf00, hsc_addr); in imx51_ipu_mipi_setup() 46 imx_writel(imx_readl(hsc_addr + 0x800) | 0x30ff, hsc_addr + 0x800); in imx51_ipu_mipi_setup()
|
D | iomux-imx31.c | 63 imx_writel(l, reg); in mxc_iomux_mode() 88 imx_writel(l, reg); in mxc_iomux_set_pad() 172 imx_writel(l, IOMUXGPR); in mxc_iomux_set_gpr()
|
D | mach-qong.c | 193 imx_writel(0x00004f00, MX31_IO_ADDRESS(MX31_WEIM_CSCRxU(3))); in qong_init_nand_mtd() 194 imx_writel(0x20013b31, MX31_IO_ADDRESS(MX31_WEIM_CSCRxL(3))); in qong_init_nand_mtd() 195 imx_writel(0x00020800, MX31_IO_ADDRESS(MX31_WEIM_CSCRxA(3))); in qong_init_nand_mtd()
|
D | pm-imx27.c | 24 imx_writel(cscr, MX27_IO_ADDRESS(MX27_CCM_BASE_ADDR)); in mx27_suspend_enter()
|
D | mxc.h | 103 #define imx_writel writel_relaxed macro
|
D | mm-imx3.c | 141 imx_writel(reg, mx3_ccm_base + MXC_CCM_CCMR); in imx31_idle() 234 imx_writel(reg, mx3_ccm_base + MXC_CCM_CCMR); in imx35_idle()
|
D | iomux-v1.c | 46 imx_writel(val, imx_iomuxv1_baseaddr + offset); in imx_iomuxv1_writel()
|
D | mach-armadillo5x0.c | 516 imx_writel(imx_readl(mx3_ccm_base + MXC_CCM_RCSR) | (1 << 30), in armadillo5x0_init()
|