1 /*
2 * Driver for the MMC / SD / SDIO cell found in:
3 *
4 * TC6393XB TC6391XB TC6387XB T7L66XB ASIC3
5 *
6 * Copyright (C) 2015-17 Renesas Electronics Corporation
7 * Copyright (C) 2016-17 Sang Engineering, Wolfram Sang
8 * Copyright (C) 2016-17 Horms Solutions, Simon Horman
9 * Copyright (C) 2007 Ian Molton
10 * Copyright (C) 2004 Ian Molton
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 *
16 */
17
18 #ifndef TMIO_MMC_H
19 #define TMIO_MMC_H
20
21 #include <linux/dmaengine.h>
22 #include <linux/highmem.h>
23 #include <linux/mutex.h>
24 #include <linux/pagemap.h>
25 #include <linux/scatterlist.h>
26 #include <linux/spinlock.h>
27 #include <linux/interrupt.h>
28
29 #define CTL_SD_CMD 0x00
30 #define CTL_ARG_REG 0x04
31 #define CTL_STOP_INTERNAL_ACTION 0x08
32 #define CTL_XFER_BLK_COUNT 0xa
33 #define CTL_RESPONSE 0x0c
34 /* driver merges STATUS and following STATUS2 */
35 #define CTL_STATUS 0x1c
36 /* driver merges IRQ_MASK and following IRQ_MASK2 */
37 #define CTL_IRQ_MASK 0x20
38 #define CTL_SD_CARD_CLK_CTL 0x24
39 #define CTL_SD_XFER_LEN 0x26
40 #define CTL_SD_MEM_CARD_OPT 0x28
41 #define CTL_SD_ERROR_DETAIL_STATUS 0x2c
42 #define CTL_SD_DATA_PORT 0x30
43 #define CTL_TRANSACTION_CTL 0x34
44 #define CTL_SDIO_STATUS 0x36
45 #define CTL_SDIO_IRQ_MASK 0x38
46 #define CTL_DMA_ENABLE 0xd8
47 #define CTL_RESET_SD 0xe0
48 #define CTL_VERSION 0xe2
49 #define CTL_SDIO_REGS 0x100
50 #define CTL_CLK_AND_WAIT_CTL 0x138
51 #define CTL_RESET_SDIO 0x1e0
52
53 /* Definitions for values the CTL_STOP_INTERNAL_ACTION register can take */
54 #define TMIO_STOP_STP BIT(0)
55 #define TMIO_STOP_SEC BIT(8)
56
57 /* Definitions for values the CTL_STATUS register can take */
58 #define TMIO_STAT_CMDRESPEND BIT(0)
59 #define TMIO_STAT_DATAEND BIT(2)
60 #define TMIO_STAT_CARD_REMOVE BIT(3)
61 #define TMIO_STAT_CARD_INSERT BIT(4)
62 #define TMIO_STAT_SIGSTATE BIT(5)
63 #define TMIO_STAT_WRPROTECT BIT(7)
64 #define TMIO_STAT_CARD_REMOVE_A BIT(8)
65 #define TMIO_STAT_CARD_INSERT_A BIT(9)
66 #define TMIO_STAT_SIGSTATE_A BIT(10)
67
68 /* These belong technically to CTL_STATUS2, but the driver merges them */
69 #define TMIO_STAT_CMD_IDX_ERR BIT(16)
70 #define TMIO_STAT_CRCFAIL BIT(17)
71 #define TMIO_STAT_STOPBIT_ERR BIT(18)
72 #define TMIO_STAT_DATATIMEOUT BIT(19)
73 #define TMIO_STAT_RXOVERFLOW BIT(20)
74 #define TMIO_STAT_TXUNDERRUN BIT(21)
75 #define TMIO_STAT_CMDTIMEOUT BIT(22)
76 #define TMIO_STAT_DAT0 BIT(23) /* only known on R-Car so far */
77 #define TMIO_STAT_RXRDY BIT(24)
78 #define TMIO_STAT_TXRQ BIT(25)
79 #define TMIO_STAT_ILL_FUNC BIT(29) /* only when !TMIO_MMC_HAS_IDLE_WAIT */
80 #define TMIO_STAT_SCLKDIVEN BIT(29) /* only when TMIO_MMC_HAS_IDLE_WAIT */
81 #define TMIO_STAT_CMD_BUSY BIT(30)
82 #define TMIO_STAT_ILL_ACCESS BIT(31)
83
84 /* Definitions for values the CTL_SD_CARD_CLK_CTL register can take */
85 #define CLK_CTL_DIV_MASK 0xff
86 #define CLK_CTL_SCLKEN BIT(8)
87
88 /* Definitions for values the CTL_SD_MEM_CARD_OPT register can take */
89 #define CARD_OPT_WIDTH8 BIT(13)
90 #define CARD_OPT_WIDTH BIT(15)
91
92 /* Definitions for values the CTL_SDIO_STATUS register can take */
93 #define TMIO_SDIO_STAT_IOIRQ 0x0001
94 #define TMIO_SDIO_STAT_EXPUB52 0x4000
95 #define TMIO_SDIO_STAT_EXWT 0x8000
96 #define TMIO_SDIO_MASK_ALL 0xc007
97
98 #define TMIO_SDIO_SETBITS_MASK 0x0006
99
100 /* Definitions for values the CTL_DMA_ENABLE register can take */
101 #define DMA_ENABLE_DMASDRW BIT(1)
102
103 /* Define some IRQ masks */
104 /* This is the mask used at reset by the chip */
105 #define TMIO_MASK_ALL 0x837f031d
106 #define TMIO_MASK_READOP (TMIO_STAT_RXRDY | TMIO_STAT_DATAEND)
107 #define TMIO_MASK_WRITEOP (TMIO_STAT_TXRQ | TMIO_STAT_DATAEND)
108 #define TMIO_MASK_CMD (TMIO_STAT_CMDRESPEND | TMIO_STAT_CMDTIMEOUT | \
109 TMIO_STAT_CARD_REMOVE | TMIO_STAT_CARD_INSERT)
110 #define TMIO_MASK_IRQ (TMIO_MASK_READOP | TMIO_MASK_WRITEOP | TMIO_MASK_CMD)
111
112 struct tmio_mmc_data;
113 struct tmio_mmc_host;
114
115 struct tmio_mmc_dma {
116 enum dma_slave_buswidth dma_buswidth;
117 bool (*filter)(struct dma_chan *chan, void *arg);
118 void (*enable)(struct tmio_mmc_host *host, bool enable);
119 };
120
121 struct tmio_mmc_dma_ops {
122 void (*start)(struct tmio_mmc_host *host, struct mmc_data *data);
123 void (*enable)(struct tmio_mmc_host *host, bool enable);
124 void (*request)(struct tmio_mmc_host *host,
125 struct tmio_mmc_data *pdata);
126 void (*release)(struct tmio_mmc_host *host);
127 void (*abort)(struct tmio_mmc_host *host);
128 void (*dataend)(struct tmio_mmc_host *host);
129 };
130
131 struct tmio_mmc_host {
132 void __iomem *ctl;
133 struct mmc_command *cmd;
134 struct mmc_request *mrq;
135 struct mmc_data *data;
136 struct mmc_host *mmc;
137
138 /* Callbacks for clock / power control */
139 void (*set_pwr)(struct platform_device *host, int state);
140 void (*set_clk_div)(struct platform_device *host, int state);
141
142 /* pio related stuff */
143 struct scatterlist *sg_ptr;
144 struct scatterlist *sg_orig;
145 unsigned int sg_len;
146 unsigned int sg_off;
147 unsigned long bus_shift;
148
149 struct platform_device *pdev;
150 struct tmio_mmc_data *pdata;
151 struct tmio_mmc_dma *dma;
152
153 /* DMA support */
154 bool force_pio;
155 struct dma_chan *chan_rx;
156 struct dma_chan *chan_tx;
157 struct completion dma_dataend;
158 struct tasklet_struct dma_complete;
159 struct tasklet_struct dma_issue;
160 struct scatterlist bounce_sg;
161 u8 *bounce_buf;
162
163 /* Track lost interrupts */
164 struct delayed_work delayed_reset_work;
165 struct work_struct done;
166
167 /* Cache */
168 u32 sdcard_irq_mask;
169 u32 sdio_irq_mask;
170 unsigned int clk_cache;
171
172 spinlock_t lock; /* protect host private data */
173 unsigned long last_req_ts;
174 struct mutex ios_lock; /* protect set_ios() context */
175 bool native_hotplug;
176 bool sdio_irq_enabled;
177 u32 scc_tappos;
178
179 /* Mandatory callback */
180 int (*clk_enable)(struct tmio_mmc_host *host);
181
182 /* Optional callbacks */
183 unsigned int (*clk_update)(struct tmio_mmc_host *host,
184 unsigned int new_clock);
185 void (*clk_disable)(struct tmio_mmc_host *host);
186 int (*multi_io_quirk)(struct mmc_card *card,
187 unsigned int direction, int blk_size);
188 int (*card_busy)(struct mmc_host *mmc);
189 int (*start_signal_voltage_switch)(struct mmc_host *mmc,
190 struct mmc_ios *ios);
191 int (*write16_hook)(struct tmio_mmc_host *host, int addr);
192 void (*hw_reset)(struct tmio_mmc_host *host);
193 void (*prepare_tuning)(struct tmio_mmc_host *host, unsigned long tap);
194 bool (*check_scc_error)(struct tmio_mmc_host *host);
195
196 /*
197 * Mandatory callback for tuning to occur which is optional for SDR50
198 * and mandatory for SDR104.
199 */
200 unsigned int (*init_tuning)(struct tmio_mmc_host *host);
201 int (*select_tuning)(struct tmio_mmc_host *host);
202
203 /* Tuning values: 1 for success, 0 for failure */
204 DECLARE_BITMAP(taps, BITS_PER_BYTE * sizeof(long));
205 unsigned int tap_num;
206
207 const struct tmio_mmc_dma_ops *dma_ops;
208 };
209
210 struct tmio_mmc_host *tmio_mmc_host_alloc(struct platform_device *pdev);
211 void tmio_mmc_host_free(struct tmio_mmc_host *host);
212 int tmio_mmc_host_probe(struct tmio_mmc_host *host,
213 struct tmio_mmc_data *pdata,
214 const struct tmio_mmc_dma_ops *dma_ops);
215 void tmio_mmc_host_remove(struct tmio_mmc_host *host);
216 void tmio_mmc_do_data_irq(struct tmio_mmc_host *host);
217
218 void tmio_mmc_enable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
219 void tmio_mmc_disable_mmc_irqs(struct tmio_mmc_host *host, u32 i);
220 irqreturn_t tmio_mmc_irq(int irq, void *devid);
221
tmio_mmc_kmap_atomic(struct scatterlist * sg,unsigned long * flags)222 static inline char *tmio_mmc_kmap_atomic(struct scatterlist *sg,
223 unsigned long *flags)
224 {
225 local_irq_save(*flags);
226 return kmap_atomic(sg_page(sg)) + sg->offset;
227 }
228
tmio_mmc_kunmap_atomic(struct scatterlist * sg,unsigned long * flags,void * virt)229 static inline void tmio_mmc_kunmap_atomic(struct scatterlist *sg,
230 unsigned long *flags, void *virt)
231 {
232 kunmap_atomic(virt - sg->offset);
233 local_irq_restore(*flags);
234 }
235
236 #ifdef CONFIG_PM
237 int tmio_mmc_host_runtime_suspend(struct device *dev);
238 int tmio_mmc_host_runtime_resume(struct device *dev);
239 #endif
240
sd_ctrl_read16(struct tmio_mmc_host * host,int addr)241 static inline u16 sd_ctrl_read16(struct tmio_mmc_host *host, int addr)
242 {
243 return readw(host->ctl + (addr << host->bus_shift));
244 }
245
sd_ctrl_read16_rep(struct tmio_mmc_host * host,int addr,u16 * buf,int count)246 static inline void sd_ctrl_read16_rep(struct tmio_mmc_host *host, int addr,
247 u16 *buf, int count)
248 {
249 readsw(host->ctl + (addr << host->bus_shift), buf, count);
250 }
251
sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host * host,int addr)252 static inline u32 sd_ctrl_read16_and_16_as_32(struct tmio_mmc_host *host,
253 int addr)
254 {
255 return readw(host->ctl + (addr << host->bus_shift)) |
256 readw(host->ctl + ((addr + 2) << host->bus_shift)) << 16;
257 }
258
sd_ctrl_read32_rep(struct tmio_mmc_host * host,int addr,u32 * buf,int count)259 static inline void sd_ctrl_read32_rep(struct tmio_mmc_host *host, int addr,
260 u32 *buf, int count)
261 {
262 readsl(host->ctl + (addr << host->bus_shift), buf, count);
263 }
264
sd_ctrl_write16(struct tmio_mmc_host * host,int addr,u16 val)265 static inline void sd_ctrl_write16(struct tmio_mmc_host *host, int addr,
266 u16 val)
267 {
268 /* If there is a hook and it returns non-zero then there
269 * is an error and the write should be skipped
270 */
271 if (host->write16_hook && host->write16_hook(host, addr))
272 return;
273 writew(val, host->ctl + (addr << host->bus_shift));
274 }
275
sd_ctrl_write16_rep(struct tmio_mmc_host * host,int addr,u16 * buf,int count)276 static inline void sd_ctrl_write16_rep(struct tmio_mmc_host *host, int addr,
277 u16 *buf, int count)
278 {
279 writesw(host->ctl + (addr << host->bus_shift), buf, count);
280 }
281
sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host * host,int addr,u32 val)282 static inline void sd_ctrl_write32_as_16_and_16(struct tmio_mmc_host *host,
283 int addr, u32 val)
284 {
285 writew(val & 0xffff, host->ctl + (addr << host->bus_shift));
286 writew(val >> 16, host->ctl + ((addr + 2) << host->bus_shift));
287 }
288
sd_ctrl_write32(struct tmio_mmc_host * host,int addr,u32 val)289 static inline void sd_ctrl_write32(struct tmio_mmc_host *host, int addr, u32 val)
290 {
291 iowrite32(val, host->ctl + (addr << host->bus_shift));
292 }
293
sd_ctrl_write32_rep(struct tmio_mmc_host * host,int addr,const u32 * buf,int count)294 static inline void sd_ctrl_write32_rep(struct tmio_mmc_host *host, int addr,
295 const u32 *buf, int count)
296 {
297 writesl(host->ctl + (addr << host->bus_shift), buf, count);
298 }
299
300 #endif
301