Lines Matching refs:rtlphy
103 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_rf_serial_read() local
104 struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath]; in _rtl92s_phy_rf_serial_read()
164 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_rf_serial_write() local
165 struct bb_reg_def *pphyreg = &rtlphy->phyreg_def[rfpath]; in _rtl92s_phy_rf_serial_write()
210 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_set_rf_reg() local
213 if (!((rtlphy->rf_pathmap >> rfpath) & 0x1)) in rtl92s_phy_set_rf_reg()
266 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_set_bw_mode() local
271 rtlphy->current_chan_bw == HT_CHANNEL_WIDTH_20 ? in rtl92s_phy_set_bw_mode()
274 if (rtlphy->set_bwmode_inprogress) in rtl92s_phy_set_bw_mode()
279 rtlphy->set_bwmode_inprogress = true; in rtl92s_phy_set_bw_mode()
285 switch (rtlphy->current_chan_bw) { in rtl92s_phy_set_bw_mode()
296 "unknown bandwidth: %#X\n", rtlphy->current_chan_bw); in rtl92s_phy_set_bw_mode()
300 switch (rtlphy->current_chan_bw) { in rtl92s_phy_set_bw_mode()
321 "unknown bandwidth: %#X\n", rtlphy->current_chan_bw); in rtl92s_phy_set_bw_mode()
325 rtl92s_phy_rf6052_set_bandwidth(hw, rtlphy->current_chan_bw); in rtl92s_phy_set_bw_mode()
326 rtlphy->set_bwmode_inprogress = false; in rtl92s_phy_set_bw_mode()
357 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_sw_chnl_step_by_step() local
366 u8 num_total_rfpath = rtlphy->num_total_rfpath; in _rtl92s_phy_sw_chnl_step_by_step()
434 rtlphy->rfreg_chnlval[rfpath] = in _rtl92s_phy_sw_chnl_step_by_step()
435 ((rtlphy->rfreg_chnlval[rfpath] & in _rtl92s_phy_sw_chnl_step_by_step()
440 rtlphy->rfreg_chnlval[rfpath]); in _rtl92s_phy_sw_chnl_step_by_step()
461 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_sw_chnl() local
466 rtlphy->current_channel); in rtl92s_phy_sw_chnl()
468 if (rtlphy->sw_chnl_inprogress) in rtl92s_phy_sw_chnl()
471 if (rtlphy->set_bwmode_inprogress) in rtl92s_phy_sw_chnl()
477 rtlphy->sw_chnl_inprogress = true; in rtl92s_phy_sw_chnl()
478 rtlphy->sw_chnl_stage = 0; in rtl92s_phy_sw_chnl()
479 rtlphy->sw_chnl_step = 0; in rtl92s_phy_sw_chnl()
482 if (!rtlphy->sw_chnl_inprogress) in rtl92s_phy_sw_chnl()
486 rtlphy->current_channel, in rtl92s_phy_sw_chnl()
487 &rtlphy->sw_chnl_stage, in rtl92s_phy_sw_chnl()
488 &rtlphy->sw_chnl_step, &delay); in rtl92s_phy_sw_chnl()
495 rtlphy->sw_chnl_inprogress = false; in rtl92s_phy_sw_chnl()
500 rtlphy->sw_chnl_inprogress = false; in rtl92s_phy_sw_chnl()
682 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_store_pwrindex_diffrate_offset() local
702 rtlphy->mcs_offset[rtlphy->pwrgroup_cnt][index] = data; in _rtl92s_store_pwrindex_diffrate_offset()
704 rtlphy->pwrgroup_cnt++; in _rtl92s_store_pwrindex_diffrate_offset()
710 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_init_register_definition() local
713 rtlphy->phyreg_def[RF90_PATH_A].rfintfs = RFPGA0_XAB_RFINTERFACESW; in _rtl92s_phy_init_register_definition()
714 rtlphy->phyreg_def[RF90_PATH_B].rfintfs = RFPGA0_XAB_RFINTERFACESW; in _rtl92s_phy_init_register_definition()
715 rtlphy->phyreg_def[RF90_PATH_C].rfintfs = RFPGA0_XCD_RFINTERFACESW; in _rtl92s_phy_init_register_definition()
716 rtlphy->phyreg_def[RF90_PATH_D].rfintfs = RFPGA0_XCD_RFINTERFACESW; in _rtl92s_phy_init_register_definition()
719 rtlphy->phyreg_def[RF90_PATH_A].rfintfi = RFPGA0_XAB_RFINTERFACERB; in _rtl92s_phy_init_register_definition()
720 rtlphy->phyreg_def[RF90_PATH_B].rfintfi = RFPGA0_XAB_RFINTERFACERB; in _rtl92s_phy_init_register_definition()
721 rtlphy->phyreg_def[RF90_PATH_C].rfintfi = RFPGA0_XCD_RFINTERFACERB; in _rtl92s_phy_init_register_definition()
722 rtlphy->phyreg_def[RF90_PATH_D].rfintfi = RFPGA0_XCD_RFINTERFACERB; in _rtl92s_phy_init_register_definition()
725 rtlphy->phyreg_def[RF90_PATH_A].rfintfo = RFPGA0_XA_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
726 rtlphy->phyreg_def[RF90_PATH_B].rfintfo = RFPGA0_XB_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
727 rtlphy->phyreg_def[RF90_PATH_C].rfintfo = RFPGA0_XC_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
728 rtlphy->phyreg_def[RF90_PATH_D].rfintfo = RFPGA0_XD_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
731 rtlphy->phyreg_def[RF90_PATH_A].rfintfe = RFPGA0_XA_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
732 rtlphy->phyreg_def[RF90_PATH_B].rfintfe = RFPGA0_XB_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
733 rtlphy->phyreg_def[RF90_PATH_C].rfintfe = RFPGA0_XC_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
734 rtlphy->phyreg_def[RF90_PATH_D].rfintfe = RFPGA0_XD_RFINTERFACEOE; in _rtl92s_phy_init_register_definition()
737 rtlphy->phyreg_def[RF90_PATH_A].rf3wire_offset = in _rtl92s_phy_init_register_definition()
739 rtlphy->phyreg_def[RF90_PATH_B].rf3wire_offset = in _rtl92s_phy_init_register_definition()
741 rtlphy->phyreg_def[RF90_PATH_C].rf3wire_offset = in _rtl92s_phy_init_register_definition()
743 rtlphy->phyreg_def[RF90_PATH_D].rf3wire_offset = in _rtl92s_phy_init_register_definition()
747 rtlphy->phyreg_def[RF90_PATH_A].rflssi_select = RFPGA0_XAB_RFPARAMETER; in _rtl92s_phy_init_register_definition()
748 rtlphy->phyreg_def[RF90_PATH_B].rflssi_select = RFPGA0_XAB_RFPARAMETER; in _rtl92s_phy_init_register_definition()
749 rtlphy->phyreg_def[RF90_PATH_C].rflssi_select = RFPGA0_XCD_RFPARAMETER; in _rtl92s_phy_init_register_definition()
750 rtlphy->phyreg_def[RF90_PATH_D].rflssi_select = RFPGA0_XCD_RFPARAMETER; in _rtl92s_phy_init_register_definition()
753 rtlphy->phyreg_def[RF90_PATH_A].rftxgain_stage = RFPGA0_TXGAINSTAGE; in _rtl92s_phy_init_register_definition()
754 rtlphy->phyreg_def[RF90_PATH_B].rftxgain_stage = RFPGA0_TXGAINSTAGE; in _rtl92s_phy_init_register_definition()
755 rtlphy->phyreg_def[RF90_PATH_C].rftxgain_stage = RFPGA0_TXGAINSTAGE; in _rtl92s_phy_init_register_definition()
756 rtlphy->phyreg_def[RF90_PATH_D].rftxgain_stage = RFPGA0_TXGAINSTAGE; in _rtl92s_phy_init_register_definition()
759 rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para1 = RFPGA0_XA_HSSIPARAMETER1; in _rtl92s_phy_init_register_definition()
760 rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para1 = RFPGA0_XB_HSSIPARAMETER1; in _rtl92s_phy_init_register_definition()
761 rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para1 = RFPGA0_XC_HSSIPARAMETER1; in _rtl92s_phy_init_register_definition()
762 rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para1 = RFPGA0_XD_HSSIPARAMETER1; in _rtl92s_phy_init_register_definition()
765 rtlphy->phyreg_def[RF90_PATH_A].rfhssi_para2 = RFPGA0_XA_HSSIPARAMETER2; in _rtl92s_phy_init_register_definition()
766 rtlphy->phyreg_def[RF90_PATH_B].rfhssi_para2 = RFPGA0_XB_HSSIPARAMETER2; in _rtl92s_phy_init_register_definition()
767 rtlphy->phyreg_def[RF90_PATH_C].rfhssi_para2 = RFPGA0_XC_HSSIPARAMETER2; in _rtl92s_phy_init_register_definition()
768 rtlphy->phyreg_def[RF90_PATH_D].rfhssi_para2 = RFPGA0_XD_HSSIPARAMETER2; in _rtl92s_phy_init_register_definition()
771 rtlphy->phyreg_def[RF90_PATH_A].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL; in _rtl92s_phy_init_register_definition()
772 rtlphy->phyreg_def[RF90_PATH_B].rfsw_ctrl = RFPGA0_XAB_SWITCHCONTROL; in _rtl92s_phy_init_register_definition()
773 rtlphy->phyreg_def[RF90_PATH_C].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL; in _rtl92s_phy_init_register_definition()
774 rtlphy->phyreg_def[RF90_PATH_D].rfsw_ctrl = RFPGA0_XCD_SWITCHCONTROL; in _rtl92s_phy_init_register_definition()
777 rtlphy->phyreg_def[RF90_PATH_A].rfagc_control1 = ROFDM0_XAAGCCORE1; in _rtl92s_phy_init_register_definition()
778 rtlphy->phyreg_def[RF90_PATH_B].rfagc_control1 = ROFDM0_XBAGCCORE1; in _rtl92s_phy_init_register_definition()
779 rtlphy->phyreg_def[RF90_PATH_C].rfagc_control1 = ROFDM0_XCAGCCORE1; in _rtl92s_phy_init_register_definition()
780 rtlphy->phyreg_def[RF90_PATH_D].rfagc_control1 = ROFDM0_XDAGCCORE1; in _rtl92s_phy_init_register_definition()
783 rtlphy->phyreg_def[RF90_PATH_A].rfagc_control2 = ROFDM0_XAAGCCORE2; in _rtl92s_phy_init_register_definition()
784 rtlphy->phyreg_def[RF90_PATH_B].rfagc_control2 = ROFDM0_XBAGCCORE2; in _rtl92s_phy_init_register_definition()
785 rtlphy->phyreg_def[RF90_PATH_C].rfagc_control2 = ROFDM0_XCAGCCORE2; in _rtl92s_phy_init_register_definition()
786 rtlphy->phyreg_def[RF90_PATH_D].rfagc_control2 = ROFDM0_XDAGCCORE2; in _rtl92s_phy_init_register_definition()
789 rtlphy->phyreg_def[RF90_PATH_A].rfrxiq_imbal = ROFDM0_XARXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
790 rtlphy->phyreg_def[RF90_PATH_B].rfrxiq_imbal = ROFDM0_XBRXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
791 rtlphy->phyreg_def[RF90_PATH_C].rfrxiq_imbal = ROFDM0_XCRXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
792 rtlphy->phyreg_def[RF90_PATH_D].rfrxiq_imbal = ROFDM0_XDRXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
795 rtlphy->phyreg_def[RF90_PATH_A].rfrx_afe = ROFDM0_XARXAFE; in _rtl92s_phy_init_register_definition()
796 rtlphy->phyreg_def[RF90_PATH_B].rfrx_afe = ROFDM0_XBRXAFE; in _rtl92s_phy_init_register_definition()
797 rtlphy->phyreg_def[RF90_PATH_C].rfrx_afe = ROFDM0_XCRXAFE; in _rtl92s_phy_init_register_definition()
798 rtlphy->phyreg_def[RF90_PATH_D].rfrx_afe = ROFDM0_XDRXAFE; in _rtl92s_phy_init_register_definition()
801 rtlphy->phyreg_def[RF90_PATH_A].rftxiq_imbal = ROFDM0_XATXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
802 rtlphy->phyreg_def[RF90_PATH_B].rftxiq_imbal = ROFDM0_XBTXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
803 rtlphy->phyreg_def[RF90_PATH_C].rftxiq_imbal = ROFDM0_XCTXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
804 rtlphy->phyreg_def[RF90_PATH_D].rftxiq_imbal = ROFDM0_XDTXIQIMBALANCE; in _rtl92s_phy_init_register_definition()
807 rtlphy->phyreg_def[RF90_PATH_A].rftx_afe = ROFDM0_XATXAFE; in _rtl92s_phy_init_register_definition()
808 rtlphy->phyreg_def[RF90_PATH_B].rftx_afe = ROFDM0_XBTXAFE; in _rtl92s_phy_init_register_definition()
809 rtlphy->phyreg_def[RF90_PATH_C].rftx_afe = ROFDM0_XCTXAFE; in _rtl92s_phy_init_register_definition()
810 rtlphy->phyreg_def[RF90_PATH_D].rftx_afe = ROFDM0_XDTXAFE; in _rtl92s_phy_init_register_definition()
813 rtlphy->phyreg_def[RF90_PATH_A].rf_rb = RFPGA0_XA_LSSIREADBACK; in _rtl92s_phy_init_register_definition()
814 rtlphy->phyreg_def[RF90_PATH_B].rf_rb = RFPGA0_XB_LSSIREADBACK; in _rtl92s_phy_init_register_definition()
815 rtlphy->phyreg_def[RF90_PATH_C].rf_rb = RFPGA0_XC_LSSIREADBACK; in _rtl92s_phy_init_register_definition()
816 rtlphy->phyreg_def[RF90_PATH_D].rf_rb = RFPGA0_XD_LSSIREADBACK; in _rtl92s_phy_init_register_definition()
819 rtlphy->phyreg_def[RF90_PATH_A].rf_rbpi = TRANSCEIVERA_HSPI_READBACK; in _rtl92s_phy_init_register_definition()
820 rtlphy->phyreg_def[RF90_PATH_B].rf_rbpi = TRANSCEIVERB_HSPI_READBACK; in _rtl92s_phy_init_register_definition()
864 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_set_bb_to_diff_rf() local
869 if (rtlphy->rf_type == RF_1T1R) { in _rtl92s_phy_set_bb_to_diff_rf()
872 } else if (rtlphy->rf_type == RF_1T2R) { in _rtl92s_phy_set_bb_to_diff_rf()
922 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_bb_config_parafile() local
928 if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_2T2R || in _rtl92s_phy_bb_config_parafile()
929 rtlphy->rf_type == RF_1T1R || rtlphy->rf_type == RF_2T2R_GREEN) { in _rtl92s_phy_bb_config_parafile()
932 if (rtlphy->rf_type != RF_2T2R && in _rtl92s_phy_bb_config_parafile()
933 rtlphy->rf_type != RF_2T2R_GREEN) in _rtl92s_phy_bb_config_parafile()
951 rtlphy->pwrgroup_cnt = 0; in _rtl92s_phy_bb_config_parafile()
972 rtlphy->cck_high_power = (bool)(rtl92s_phy_query_bb_reg(hw, in _rtl92s_phy_bb_config_parafile()
982 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_config_rf() local
993 if (rtlphy->rf_type == RF_2T2R_GREEN) { in rtl92s_phy_config_rf()
1055 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_bb_config() local
1073 rtlphy->rf_pathmap = pathmap; in rtl92s_phy_bb_config()
1079 if ((rtlphy->rf_type == RF_1T1R && rf_num != 1) || in rtl92s_phy_bb_config()
1080 (rtlphy->rf_type == RF_1T2R && rf_num != 2) || in rtl92s_phy_bb_config()
1081 (rtlphy->rf_type == RF_2T2R && rf_num != 2) || in rtl92s_phy_bb_config()
1082 (rtlphy->rf_type == RF_2T2R_GREEN && rf_num != 2)) { in rtl92s_phy_bb_config()
1085 rtlphy->rf_type, rf_num); in rtl92s_phy_bb_config()
1097 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_rf_config() local
1100 if (rtlphy->rf_type == RF_1T1R) in rtl92s_phy_rf_config()
1101 rtlphy->num_total_rfpath = 1; in rtl92s_phy_rf_config()
1103 rtlphy->num_total_rfpath = 2; in rtl92s_phy_rf_config()
1112 struct rtl_phy *rtlphy = &(rtlpriv->phy); in rtl92s_phy_get_hw_reg_originalvalue() local
1115 rtlphy->default_initialgain[0] = rtl_get_bbreg(hw, in rtl92s_phy_get_hw_reg_originalvalue()
1117 rtlphy->default_initialgain[1] = rtl_get_bbreg(hw, in rtl92s_phy_get_hw_reg_originalvalue()
1119 rtlphy->default_initialgain[2] = rtl_get_bbreg(hw, in rtl92s_phy_get_hw_reg_originalvalue()
1121 rtlphy->default_initialgain[3] = rtl_get_bbreg(hw, in rtl92s_phy_get_hw_reg_originalvalue()
1125 rtlphy->default_initialgain[0], in rtl92s_phy_get_hw_reg_originalvalue()
1126 rtlphy->default_initialgain[1], in rtl92s_phy_get_hw_reg_originalvalue()
1127 rtlphy->default_initialgain[2], in rtl92s_phy_get_hw_reg_originalvalue()
1128 rtlphy->default_initialgain[3]); in rtl92s_phy_get_hw_reg_originalvalue()
1131 rtlphy->framesync = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR3, MASKBYTE0); in rtl92s_phy_get_hw_reg_originalvalue()
1132 rtlphy->framesync_c34 = rtl_get_bbreg(hw, ROFDM0_RXDETECTOR2, in rtl92s_phy_get_hw_reg_originalvalue()
1136 ROFDM0_RXDETECTOR3, rtlphy->framesync); in rtl92s_phy_get_hw_reg_originalvalue()
1144 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_get_txpower_index() local
1155 if (rtlphy->rf_type == RF_1T2R || rtlphy->rf_type == RF_1T1R) { in _rtl92s_phy_get_txpower_index()
1159 } else if (rtlphy->rf_type == RF_2T2R) { in _rtl92s_phy_get_txpower_index()
1173 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_ccxpower_indexcheck() local
1175 rtlphy->cur_cck_txpwridx = cckpowerlevel[0]; in _rtl92s_phy_ccxpower_indexcheck()
1176 rtlphy->cur_ofdm24g_txpwridx = ofdmpowerlevel[0]; in _rtl92s_phy_ccxpower_indexcheck()
1235 struct rtl_phy *rtlphy = &(rtlpriv->phy); in _rtl92s_phy_set_fwcmd_io() local
1313 rtl92s_phy_set_txpower(hw, rtlphy->current_channel); in _rtl92s_phy_set_fwcmd_io()