1# 2# Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. (www.synopsys.com) 3# 4# This program is free software; you can redistribute it and/or modify 5# it under the terms of the GNU General Public License version 2 as 6# published by the Free Software Foundation. 7# 8 9config ARC 10 def_bool y 11 select ARCH_SUPPORTS_ATOMIC_RMW if ARC_HAS_LLSC 12 select BUILDTIME_EXTABLE_SORT 13 select COMMON_CLK 14 select CLONE_BACKWARDS 15 # ARC Busybox based initramfs absolutely relies on DEVTMPFS for /dev 16 select DEVTMPFS if !INITRAMFS_SOURCE="" 17 select GENERIC_ATOMIC64 18 select GENERIC_CLOCKEVENTS 19 select GENERIC_FIND_FIRST_BIT 20 # for now, we don't need GENERIC_IRQ_PROBE, CONFIG_GENERIC_IRQ_CHIP 21 select GENERIC_IRQ_SHOW 22 select GENERIC_PENDING_IRQ if SMP 23 select GENERIC_SMP_IDLE_THREAD 24 select HAVE_ARCH_KGDB 25 select HAVE_ARCH_TRACEHOOK 26 select HAVE_FUTEX_CMPXCHG if FUTEX 27 select HAVE_IOREMAP_PROT 28 select HAVE_KPROBES 29 select HAVE_KRETPROBES 30 select HAVE_MEMBLOCK 31 select HAVE_MOD_ARCH_SPECIFIC if ARC_DW2_UNWIND 32 select HAVE_OPROFILE 33 select HAVE_PERF_EVENTS 34 select IRQ_DOMAIN 35 select MODULES_USE_ELF_RELA 36 select NO_BOOTMEM 37 select OF 38 select OF_EARLY_FLATTREE 39 select PERF_USE_VMALLOC 40 select HAVE_DEBUG_STACKOVERFLOW 41 42config TRACE_IRQFLAGS_SUPPORT 43 def_bool y 44 45config LOCKDEP_SUPPORT 46 def_bool y 47 48config SCHED_OMIT_FRAME_POINTER 49 def_bool y 50 51config GENERIC_CSUM 52 def_bool y 53 54config RWSEM_GENERIC_SPINLOCK 55 def_bool y 56 57config ARCH_FLATMEM_ENABLE 58 def_bool y 59 60config MMU 61 def_bool y 62 63config NO_IOPORT_MAP 64 def_bool y 65 66config GENERIC_CALIBRATE_DELAY 67 def_bool y 68 69config GENERIC_HWEIGHT 70 def_bool y 71 72config STACKTRACE_SUPPORT 73 def_bool y 74 select STACKTRACE 75 76config HAVE_LATENCYTOP_SUPPORT 77 def_bool y 78 79config HAVE_ARCH_TRANSPARENT_HUGEPAGE 80 def_bool y 81 depends on ARC_MMU_V4 82 83source "init/Kconfig" 84source "kernel/Kconfig.freezer" 85 86menu "ARC Architecture Configuration" 87 88menu "ARC Platform/SoC/Board" 89 90source "arch/arc/plat-sim/Kconfig" 91source "arch/arc/plat-tb10x/Kconfig" 92source "arch/arc/plat-axs10x/Kconfig" 93#New platform adds here 94 95endmenu 96 97choice 98 prompt "ARC Instruction Set" 99 default ISA_ARCV2 100 101config ISA_ARCOMPACT 102 bool "ARCompact ISA" 103 help 104 The original ARC ISA of ARC600/700 cores 105 106config ISA_ARCV2 107 bool "ARC ISA v2" 108 help 109 ISA for the Next Generation ARC-HS cores 110 111endchoice 112 113menu "ARC CPU Configuration" 114 115choice 116 prompt "ARC Core" 117 default ARC_CPU_770 if ISA_ARCOMPACT 118 default ARC_CPU_HS if ISA_ARCV2 119 120if ISA_ARCOMPACT 121 122config ARC_CPU_750D 123 bool "ARC750D" 124 select ARC_CANT_LLSC 125 help 126 Support for ARC750 core 127 128config ARC_CPU_770 129 bool "ARC770" 130 select ARC_HAS_SWAPE 131 help 132 Support for ARC770 core introduced with Rel 4.10 (Summer 2011) 133 This core has a bunch of cool new features: 134 -MMU-v3: Variable Page Sz (4k, 8k, 16k), bigger J-TLB (128x4) 135 Shared Address Spaces (for sharing TLB entires in MMU) 136 -Caches: New Prog Model, Region Flush 137 -Insns: endian swap, load-locked/store-conditional, time-stamp-ctr 138 139endif #ISA_ARCOMPACT 140 141config ARC_CPU_HS 142 bool "ARC-HS" 143 depends on ISA_ARCV2 144 help 145 Support for ARC HS38x Cores based on ARCv2 ISA 146 The notable features are: 147 - SMP configurations of upto 4 core with coherency 148 - Optional L2 Cache and IO-Coherency 149 - Revised Interrupt Architecture (multiple priorites, reg banks, 150 auto stack switch, auto regfile save/restore) 151 - MMUv4 (PIPT dcache, Huge Pages) 152 - Instructions for 153 * 64bit load/store: LDD, STD 154 * Hardware assisted divide/remainder: DIV, REM 155 * Function prologue/epilogue: ENTER_S, LEAVE_S 156 * IRQ enable/disable: CLRI, SETI 157 * pop count: FFS, FLS 158 * SETcc, BMSKN, XBFU... 159 160endchoice 161 162config CPU_BIG_ENDIAN 163 bool "Enable Big Endian Mode" 164 default n 165 help 166 Build kernel for Big Endian Mode of ARC CPU 167 168config SMP 169 bool "Symmetric Multi-Processing" 170 default n 171 select ARC_HAS_COH_CACHES if ISA_ARCV2 172 select ARC_MCIP if ISA_ARCV2 173 help 174 This enables support for systems with more than one CPU. 175 176if SMP 177 178config ARC_HAS_COH_CACHES 179 def_bool n 180 181config ARC_HAS_REENTRANT_IRQ_LV2 182 def_bool n 183 184config ARC_MCIP 185 bool "ARConnect Multicore IP (MCIP) Support " 186 depends on ISA_ARCV2 187 help 188 This IP block enables SMP in ARC-HS38 cores. 189 It provides for cross-core interrupts, multi-core debug 190 hardware semaphores, shared memory,.... 191 192config NR_CPUS 193 int "Maximum number of CPUs (2-4096)" 194 range 2 4096 195 default "4" 196 197config ARC_SMP_HALT_ON_RESET 198 bool "Enable Halt-on-reset boot mode" 199 default y if ARC_UBOOT_SUPPORT 200 help 201 In SMP configuration cores can be configured as Halt-on-reset 202 or they could all start at same time. For Halt-on-reset, non 203 masters are parked until Master kicks them so they can start of 204 at designated entry point. For other case, all jump to common 205 entry point and spin wait for Master's signal. 206 207endif #SMP 208 209menuconfig ARC_CACHE 210 bool "Enable Cache Support" 211 default y 212 # if SMP, cache enabled ONLY if ARC implementation has cache coherency 213 depends on !SMP || ARC_HAS_COH_CACHES 214 215if ARC_CACHE 216 217config ARC_CACHE_LINE_SHIFT 218 int "Cache Line Length (as power of 2)" 219 range 5 7 220 default "6" 221 help 222 Starting with ARC700 4.9, Cache line length is configurable, 223 This option specifies "N", with Line-len = 2 power N 224 So line lengths of 32, 64, 128 are specified by 5,6,7, respectively 225 Linux only supports same line lengths for I and D caches. 226 227config ARC_HAS_ICACHE 228 bool "Use Instruction Cache" 229 default y 230 231config ARC_HAS_DCACHE 232 bool "Use Data Cache" 233 default y 234 235config ARC_CACHE_PAGES 236 bool "Per Page Cache Control" 237 default y 238 depends on ARC_HAS_ICACHE || ARC_HAS_DCACHE 239 help 240 This can be used to over-ride the global I/D Cache Enable on a 241 per-page basis (but only for pages accessed via MMU such as 242 Kernel Virtual address or User Virtual Address) 243 TLB entries have a per-page Cache Enable Bit. 244 Note that Global I/D ENABLE + Per Page DISABLE works but corollary 245 Global DISABLE + Per Page ENABLE won't work 246 247config ARC_CACHE_VIPT_ALIASING 248 bool "Support VIPT Aliasing D$" 249 depends on ARC_HAS_DCACHE && ISA_ARCOMPACT 250 default n 251 252endif #ARC_CACHE 253 254config ARC_HAS_ICCM 255 bool "Use ICCM" 256 help 257 Single Cycle RAMS to store Fast Path Code 258 default n 259 260config ARC_ICCM_SZ 261 int "ICCM Size in KB" 262 default "64" 263 depends on ARC_HAS_ICCM 264 265config ARC_HAS_DCCM 266 bool "Use DCCM" 267 help 268 Single Cycle RAMS to store Fast Path Data 269 default n 270 271config ARC_DCCM_SZ 272 int "DCCM Size in KB" 273 default "64" 274 depends on ARC_HAS_DCCM 275 276config ARC_DCCM_BASE 277 hex "DCCM map address" 278 default "0xA0000000" 279 depends on ARC_HAS_DCCM 280 281choice 282 prompt "MMU Version" 283 default ARC_MMU_V3 if ARC_CPU_770 284 default ARC_MMU_V2 if ARC_CPU_750D 285 default ARC_MMU_V4 if ARC_CPU_HS 286 287if ISA_ARCOMPACT 288 289config ARC_MMU_V1 290 bool "MMU v1" 291 help 292 Orig ARC700 MMU 293 294config ARC_MMU_V2 295 bool "MMU v2" 296 help 297 Fixed the deficiency of v1 - possible thrashing in memcpy sceanrio 298 when 2 D-TLB and 1 I-TLB entries index into same 2way set. 299 300config ARC_MMU_V3 301 bool "MMU v3" 302 depends on ARC_CPU_770 303 help 304 Introduced with ARC700 4.10: New Features 305 Variable Page size (1k-16k), var JTLB size 128 x (2 or 4) 306 Shared Address Spaces (SASID) 307 308endif 309 310config ARC_MMU_V4 311 bool "MMU v4" 312 depends on ISA_ARCV2 313 314endchoice 315 316 317choice 318 prompt "MMU Page Size" 319 default ARC_PAGE_SIZE_8K 320 321config ARC_PAGE_SIZE_8K 322 bool "8KB" 323 help 324 Choose between 8k vs 16k 325 326config ARC_PAGE_SIZE_16K 327 bool "16KB" 328 depends on ARC_MMU_V3 || ARC_MMU_V4 329 330config ARC_PAGE_SIZE_4K 331 bool "4KB" 332 depends on ARC_MMU_V3 || ARC_MMU_V4 333 334endchoice 335 336if ISA_ARCOMPACT 337 338config ARC_COMPACT_IRQ_LEVELS 339 bool "ARCompact IRQ Priorities: High(2)/Low(1)" 340 default n 341 # Timer HAS to be high priority, for any other high priority config 342 select ARC_IRQ3_LV2 343 # if SMP, LV2 enabled ONLY if ARC implementation has LV2 re-entrancy 344 depends on !SMP || ARC_HAS_REENTRANT_IRQ_LV2 345 346if ARC_COMPACT_IRQ_LEVELS 347 348config ARC_IRQ3_LV2 349 bool 350 351config ARC_IRQ5_LV2 352 bool 353 354config ARC_IRQ6_LV2 355 bool 356 357endif #ARC_COMPACT_IRQ_LEVELS 358 359config ARC_FPU_SAVE_RESTORE 360 bool "Enable FPU state persistence across context switch" 361 default n 362 help 363 Double Precision Floating Point unit had dedictaed regs which 364 need to be saved/restored across context-switch. 365 Note that ARC FPU is overly simplistic, unlike say x86, which has 366 hardware pieces to allow software to conditionally save/restore, 367 based on actual usage of FPU by a task. Thus our implemn does 368 this for all tasks in system. 369 370endif #ISA_ARCOMPACT 371 372config ARC_CANT_LLSC 373 def_bool n 374 375config ARC_HAS_LLSC 376 bool "Insn: LLOCK/SCOND (efficient atomic ops)" 377 default y 378 depends on !ARC_CANT_LLSC 379 380config ARC_STAR_9000923308 381 bool "Workaround for llock/scond livelock" 382 default n 383 depends on ISA_ARCV2 && SMP && ARC_HAS_LLSC 384 385config ARC_HAS_SWAPE 386 bool "Insn: SWAPE (endian-swap)" 387 default y 388 389if ISA_ARCV2 390 391config ARC_HAS_LL64 392 bool "Insn: 64bit LDD/STD" 393 help 394 Enable gcc to generate 64-bit load/store instructions 395 ISA mandates even/odd registers to allow encoding of two 396 dest operands with 2 possible source operands. 397 default y 398 399config ARC_HAS_DIV_REM 400 bool "Insn: div, divu, rem, remu" 401 default y 402 403config ARC_HAS_RTC 404 bool "Local 64-bit r/o cycle counter" 405 default n 406 depends on !SMP 407 408config ARC_HAS_GRTC 409 bool "SMP synchronized 64-bit cycle counter" 410 default y 411 depends on SMP 412 413config ARC_NUMBER_OF_INTERRUPTS 414 int "Number of interrupts" 415 range 8 240 416 default 32 417 help 418 This defines the number of interrupts on the ARCv2HS core. 419 It affects the size of vector table. 420 The initial 8 IRQs are fixed (Timer, ICI etc) and although configurable 421 in hardware, it keep things simple for Linux to assume they are always 422 present. 423 424endif # ISA_ARCV2 425 426endmenu # "ARC CPU Configuration" 427 428config LINUX_LINK_BASE 429 hex "Linux Link Address" 430 default "0x80000000" 431 help 432 ARC700 divides the 32 bit phy address space into two equal halves 433 -Lower 2G (0 - 0x7FFF_FFFF ) is user virtual, translated by MMU 434 -Upper 2G (0x8000_0000 onwards) is untranslated, for kernel 435 Typically Linux kernel is linked at the start of untransalted addr, 436 hence the default value of 0x8zs. 437 However some customers have peripherals mapped at this addr, so 438 Linux needs to be scooted a bit. 439 If you don't know what the above means, leave this setting alone. 440 This needs to match memory start address specified in Device Tree 441 442config HIGHMEM 443 bool "High Memory Support" 444 help 445 With ARC 2G:2G address split, only upper 2G is directly addressable by 446 kernel. Enable this to potentially allow access to rest of 2G and PAE 447 in future 448 449config ARC_HAS_PAE40 450 bool "Support for the 40-bit Physical Address Extension" 451 default n 452 depends on ISA_ARCV2 453 select HIGHMEM 454 help 455 Enable access to physical memory beyond 4G, only supported on 456 ARC cores with 40 bit Physical Addressing support 457 458config ARCH_PHYS_ADDR_T_64BIT 459 def_bool ARC_HAS_PAE40 460 461config ARCH_DMA_ADDR_T_64BIT 462 bool 463 464config ARC_CURR_IN_REG 465 bool "Dedicate Register r25 for current_task pointer" 466 default y 467 help 468 This reserved Register R25 to point to Current Task in 469 kernel mode. This saves memory access for each such access 470 471 472config ARC_EMUL_UNALIGNED 473 bool "Emulate unaligned memory access (userspace only)" 474 select SYSCTL_ARCH_UNALIGN_NO_WARN 475 select SYSCTL_ARCH_UNALIGN_ALLOW 476 depends on ISA_ARCOMPACT 477 help 478 This enables misaligned 16 & 32 bit memory access from user space. 479 Use ONLY-IF-ABS-NECESSARY as it will be very slow and also can hide 480 potential bugs in code 481 482config HZ 483 int "Timer Frequency" 484 default 100 485 486config ARC_METAWARE_HLINK 487 bool "Support for Metaware debugger assisted Host access" 488 default n 489 help 490 This options allows a Linux userland apps to directly access 491 host file system (open/creat/read/write etc) with help from 492 Metaware Debugger. This can come in handy for Linux-host communication 493 when there is no real usable peripheral such as EMAC. 494 495menuconfig ARC_DBG 496 bool "ARC debugging" 497 default y 498 499if ARC_DBG 500 501config ARC_DW2_UNWIND 502 bool "Enable DWARF specific kernel stack unwind" 503 default y 504 select KALLSYMS 505 help 506 Compiles the kernel with DWARF unwind information and can be used 507 to get stack backtraces. 508 509 If you say Y here the resulting kernel image will be slightly larger 510 but not slower, and it will give very useful debugging information. 511 If you don't debug the kernel, you can say N, but we may not be able 512 to solve problems without frame unwind information 513 514config ARC_DBG_TLB_PARANOIA 515 bool "Paranoia Checks in Low Level TLB Handlers" 516 default n 517 518config ARC_DBG_TLB_MISS_COUNT 519 bool "Profile TLB Misses" 520 default n 521 select DEBUG_FS 522 help 523 Counts number of I and D TLB Misses and exports them via Debugfs 524 The counters can be cleared via Debugfs as well 525 526if SMP 527 528config ARC_IPI_DBG 529 bool "Debug Inter Core interrupts" 530 default n 531 532endif 533 534endif 535 536config ARC_UBOOT_SUPPORT 537 bool "Support uboot arg Handling" 538 default n 539 help 540 ARC Linux by default checks for uboot provided args as pointers to 541 external cmdline or DTB. This however breaks in absence of uboot, 542 when booting from Metaware debugger directly, as the registers are 543 not zeroed out on reset by mdb and/or ARCv2 based cores. The bogus 544 registers look like uboot args to kernel which then chokes. 545 So only enable the uboot arg checking/processing if users are sure 546 of uboot being in play. 547 548config ARC_BUILTIN_DTB_NAME 549 string "Built in DTB" 550 help 551 Set the name of the DTB to embed in the vmlinux binary 552 Leaving it blank selects the minimal "skeleton" dtb 553 554source "kernel/Kconfig.preempt" 555 556menu "Executable file formats" 557source "fs/Kconfig.binfmt" 558endmenu 559 560endmenu # "ARC Architecture Configuration" 561 562source "mm/Kconfig" 563source "net/Kconfig" 564source "drivers/Kconfig" 565source "fs/Kconfig" 566source "arch/arc/Kconfig.debug" 567source "security/Kconfig" 568source "crypto/Kconfig" 569source "lib/Kconfig" 570source "kernel/power/Kconfig" 571