1 /******************************************************************************* 2 3 Intel 10 Gigabit PCI Express Linux driver 4 Copyright(c) 1999 - 2015 Intel Corporation. 5 6 This program is free software; you can redistribute it and/or modify it 7 under the terms and conditions of the GNU General Public License, 8 version 2, as published by the Free Software Foundation. 9 10 This program is distributed in the hope it will be useful, but WITHOUT 11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 13 more details. 14 15 You should have received a copy of the GNU General Public License along with 16 this program; if not, write to the Free Software Foundation, Inc., 17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA. 18 19 The full GNU General Public License is included in this distribution in 20 the file called "COPYING". 21 22 Contact Information: 23 Linux NICS <linux.nics@intel.com> 24 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net> 25 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 26 27 *******************************************************************************/ 28 29 #ifndef _IXGBE_TYPE_H_ 30 #define _IXGBE_TYPE_H_ 31 32 #include <linux/types.h> 33 #include <linux/mdio.h> 34 #include <linux/netdevice.h> 35 36 /* Device IDs */ 37 #define IXGBE_DEV_ID_82598 0x10B6 38 #define IXGBE_DEV_ID_82598_BX 0x1508 39 #define IXGBE_DEV_ID_82598AF_DUAL_PORT 0x10C6 40 #define IXGBE_DEV_ID_82598AF_SINGLE_PORT 0x10C7 41 #define IXGBE_DEV_ID_82598EB_SFP_LOM 0x10DB 42 #define IXGBE_DEV_ID_82598AT 0x10C8 43 #define IXGBE_DEV_ID_82598AT2 0x150B 44 #define IXGBE_DEV_ID_82598EB_CX4 0x10DD 45 #define IXGBE_DEV_ID_82598_CX4_DUAL_PORT 0x10EC 46 #define IXGBE_DEV_ID_82598_DA_DUAL_PORT 0x10F1 47 #define IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM 0x10E1 48 #define IXGBE_DEV_ID_82598EB_XF_LR 0x10F4 49 #define IXGBE_DEV_ID_82599_KX4 0x10F7 50 #define IXGBE_DEV_ID_82599_KX4_MEZZ 0x1514 51 #define IXGBE_DEV_ID_82599_KR 0x1517 52 #define IXGBE_DEV_ID_82599_T3_LOM 0x151C 53 #define IXGBE_DEV_ID_82599_CX4 0x10F9 54 #define IXGBE_DEV_ID_82599_SFP 0x10FB 55 #define IXGBE_DEV_ID_82599_BACKPLANE_FCOE 0x152a 56 #define IXGBE_DEV_ID_82599_SFP_FCOE 0x1529 57 #define IXGBE_SUBDEV_ID_82599_SFP 0x11A9 58 #define IXGBE_SUBDEV_ID_82599_SFP_WOL0 0x1071 59 #define IXGBE_SUBDEV_ID_82599_RNDC 0x1F72 60 #define IXGBE_SUBDEV_ID_82599_560FLR 0x17D0 61 #define IXGBE_SUBDEV_ID_82599_SP_560FLR 0x211B 62 #define IXGBE_SUBDEV_ID_82599_ECNA_DP 0x0470 63 #define IXGBE_SUBDEV_ID_82599_LOM_SFP 0x8976 64 #define IXGBE_DEV_ID_82599_SFP_EM 0x1507 65 #define IXGBE_DEV_ID_82599_SFP_SF2 0x154D 66 #define IXGBE_DEV_ID_82599EN_SFP 0x1557 67 #define IXGBE_SUBDEV_ID_82599EN_SFP_OCP1 0x0001 68 #define IXGBE_DEV_ID_82599_XAUI_LOM 0x10FC 69 #define IXGBE_DEV_ID_82599_COMBO_BACKPLANE 0x10F8 70 #define IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ 0x000C 71 #define IXGBE_DEV_ID_82599_LS 0x154F 72 #define IXGBE_DEV_ID_X540T 0x1528 73 #define IXGBE_DEV_ID_82599_SFP_SF_QP 0x154A 74 #define IXGBE_DEV_ID_82599_QSFP_SF_QP 0x1558 75 #define IXGBE_DEV_ID_X540T1 0x1560 76 77 #define IXGBE_DEV_ID_X550T 0x1563 78 #define IXGBE_DEV_ID_X550EM_X_KX4 0x15AA 79 #define IXGBE_DEV_ID_X550EM_X_KR 0x15AB 80 #define IXGBE_DEV_ID_X550EM_X_SFP 0x15AC 81 #define IXGBE_DEV_ID_X550EM_X_10G_T 0x15AD 82 #define IXGBE_DEV_ID_X550EM_X_1G_T 0x15AE 83 #define IXGBE_DEV_ID_X550_VF_HV 0x1564 84 #define IXGBE_DEV_ID_X550_VF 0x1565 85 #define IXGBE_DEV_ID_X550EM_X_VF 0x15A8 86 #define IXGBE_DEV_ID_X550EM_X_VF_HV 0x15A9 87 88 /* VF Device IDs */ 89 #define IXGBE_DEV_ID_82599_VF 0x10ED 90 #define IXGBE_DEV_ID_X540_VF 0x1515 91 #define IXGBE_DEV_ID_X550_VF 0x1565 92 #define IXGBE_DEV_ID_X550EM_X_VF 0x15A8 93 94 #define IXGBE_CAT(r, m) IXGBE_##r##_##m 95 96 #define IXGBE_BY_MAC(_hw, r) ((_hw)->mvals[IXGBE_CAT(r, IDX)]) 97 98 /* General Registers */ 99 #define IXGBE_CTRL 0x00000 100 #define IXGBE_STATUS 0x00008 101 #define IXGBE_CTRL_EXT 0x00018 102 #define IXGBE_ESDP 0x00020 103 #define IXGBE_EODSDP 0x00028 104 105 #define IXGBE_I2CCTL_8259X 0x00028 106 #define IXGBE_I2CCTL_X540 IXGBE_I2CCTL_8259X 107 #define IXGBE_I2CCTL_X550 0x15F5C 108 #define IXGBE_I2CCTL_X550EM_x IXGBE_I2CCTL_X550 109 #define IXGBE_I2CCTL_X550EM_a IXGBE_I2CCTL_X550 110 #define IXGBE_I2CCTL(_hw) IXGBE_BY_MAC((_hw), I2CCTL) 111 112 #define IXGBE_LEDCTL 0x00200 113 #define IXGBE_FRTIMER 0x00048 114 #define IXGBE_TCPTIMER 0x0004C 115 #define IXGBE_CORESPARE 0x00600 116 #define IXGBE_EXVET 0x05078 117 118 /* NVM Registers */ 119 #define IXGBE_EEC_8259X 0x10010 120 #define IXGBE_EEC_X540 IXGBE_EEC_8259X 121 #define IXGBE_EEC_X550 IXGBE_EEC_8259X 122 #define IXGBE_EEC_X550EM_x IXGBE_EEC_8259X 123 #define IXGBE_EEC_X550EM_a 0x15FF8 124 #define IXGBE_EEC(_hw) IXGBE_BY_MAC((_hw), EEC) 125 #define IXGBE_EERD 0x10014 126 #define IXGBE_EEWR 0x10018 127 #define IXGBE_FLA_8259X 0x1001C 128 #define IXGBE_FLA_X540 IXGBE_FLA_8259X 129 #define IXGBE_FLA_X550 IXGBE_FLA_8259X 130 #define IXGBE_FLA_X550EM_x IXGBE_FLA_8259X 131 #define IXGBE_FLA_X550EM_a 0x15F6C 132 #define IXGBE_FLA(_hw) IXGBE_BY_MAC((_hw), FLA) 133 #define IXGBE_EEMNGCTL 0x10110 134 #define IXGBE_EEMNGDATA 0x10114 135 #define IXGBE_FLMNGCTL 0x10118 136 #define IXGBE_FLMNGDATA 0x1011C 137 #define IXGBE_FLMNGCNT 0x10120 138 #define IXGBE_FLOP 0x1013C 139 #define IXGBE_GRC_8259X 0x10200 140 #define IXGBE_GRC_X540 IXGBE_GRC_8259X 141 #define IXGBE_GRC_X550 IXGBE_GRC_8259X 142 #define IXGBE_GRC_X550EM_x IXGBE_GRC_8259X 143 #define IXGBE_GRC_X550EM_a 0x15F64 144 #define IXGBE_GRC(_hw) IXGBE_BY_MAC((_hw), GRC) 145 146 #define IXGBE_SRAMREL_8259X 0x10210 147 #define IXGBE_SRAMREL_X540 IXGBE_SRAMREL_8259X 148 #define IXGBE_SRAMREL_X550 IXGBE_SRAMREL_8259X 149 #define IXGBE_SRAMREL_X550EM_x IXGBE_SRAMREL_8259X 150 #define IXGBE_SRAMREL_X550EM_a 0x15F6C 151 #define IXGBE_SRAMREL(_hw) IXGBE_BY_MAC((_hw), SRAMREL) 152 153 /* General Receive Control */ 154 #define IXGBE_GRC_MNG 0x00000001 /* Manageability Enable */ 155 #define IXGBE_GRC_APME 0x00000002 /* APM enabled in EEPROM */ 156 157 #define IXGBE_VPDDIAG0 0x10204 158 #define IXGBE_VPDDIAG1 0x10208 159 160 /* I2CCTL Bit Masks */ 161 #define IXGBE_I2C_CLK_IN_8259X 0x00000001 162 #define IXGBE_I2C_CLK_IN_X540 IXGBE_I2C_CLK_IN_8259X 163 #define IXGBE_I2C_CLK_IN_X550 0x00004000 164 #define IXGBE_I2C_CLK_IN_X550EM_x IXGBE_I2C_CLK_IN_X550 165 #define IXGBE_I2C_CLK_IN_X550EM_a IXGBE_I2C_CLK_IN_X550 166 #define IXGBE_I2C_CLK_IN(_hw) IXGBE_BY_MAC((_hw), I2C_CLK_IN) 167 168 #define IXGBE_I2C_CLK_OUT_8259X 0x00000002 169 #define IXGBE_I2C_CLK_OUT_X540 IXGBE_I2C_CLK_OUT_8259X 170 #define IXGBE_I2C_CLK_OUT_X550 0x00000200 171 #define IXGBE_I2C_CLK_OUT_X550EM_x IXGBE_I2C_CLK_OUT_X550 172 #define IXGBE_I2C_CLK_OUT_X550EM_a IXGBE_I2C_CLK_OUT_X550 173 #define IXGBE_I2C_CLK_OUT(_hw) IXGBE_BY_MAC((_hw), I2C_CLK_OUT) 174 175 #define IXGBE_I2C_DATA_IN_8259X 0x00000004 176 #define IXGBE_I2C_DATA_IN_X540 IXGBE_I2C_DATA_IN_8259X 177 #define IXGBE_I2C_DATA_IN_X550 0x00001000 178 #define IXGBE_I2C_DATA_IN_X550EM_x IXGBE_I2C_DATA_IN_X550 179 #define IXGBE_I2C_DATA_IN_X550EM_a IXGBE_I2C_DATA_IN_X550 180 #define IXGBE_I2C_DATA_IN(_hw) IXGBE_BY_MAC((_hw), I2C_DATA_IN) 181 182 #define IXGBE_I2C_DATA_OUT_8259X 0x00000008 183 #define IXGBE_I2C_DATA_OUT_X540 IXGBE_I2C_DATA_OUT_8259X 184 #define IXGBE_I2C_DATA_OUT_X550 0x00000400 185 #define IXGBE_I2C_DATA_OUT_X550EM_x IXGBE_I2C_DATA_OUT_X550 186 #define IXGBE_I2C_DATA_OUT_X550EM_a IXGBE_I2C_DATA_OUT_X550 187 #define IXGBE_I2C_DATA_OUT(_hw) IXGBE_BY_MAC((_hw), I2C_DATA_OUT) 188 189 #define IXGBE_I2C_DATA_OE_N_EN_8259X 0 190 #define IXGBE_I2C_DATA_OE_N_EN_X540 IXGBE_I2C_DATA_OE_N_EN_8259X 191 #define IXGBE_I2C_DATA_OE_N_EN_X550 0x00000800 192 #define IXGBE_I2C_DATA_OE_N_EN_X550EM_x IXGBE_I2C_DATA_OE_N_EN_X550 193 #define IXGBE_I2C_DATA_OE_N_EN_X550EM_a IXGBE_I2C_DATA_OE_N_EN_X550 194 #define IXGBE_I2C_DATA_OE_N_EN(_hw) IXGBE_BY_MAC((_hw), I2C_DATA_OE_N_EN) 195 196 #define IXGBE_I2C_BB_EN_8259X 0 197 #define IXGBE_I2C_BB_EN_X540 IXGBE_I2C_BB_EN_8259X 198 #define IXGBE_I2C_BB_EN_X550 0x00000100 199 #define IXGBE_I2C_BB_EN_X550EM_x IXGBE_I2C_BB_EN_X550 200 #define IXGBE_I2C_BB_EN_X550EM_a IXGBE_I2C_BB_EN_X550 201 #define IXGBE_I2C_BB_EN(_hw) IXGBE_BY_MAC((_hw), I2C_BB_EN) 202 203 #define IXGBE_I2C_CLK_OE_N_EN_8259X 0 204 #define IXGBE_I2C_CLK_OE_N_EN_X540 IXGBE_I2C_CLK_OE_N_EN_8259X 205 #define IXGBE_I2C_CLK_OE_N_EN_X550 0x00002000 206 #define IXGBE_I2C_CLK_OE_N_EN_X550EM_x IXGBE_I2C_CLK_OE_N_EN_X550 207 #define IXGBE_I2C_CLK_OE_N_EN_X550EM_a IXGBE_I2C_CLK_OE_N_EN_X550 208 #define IXGBE_I2C_CLK_OE_N_EN(_hw) IXGBE_BY_MAC((_hw), I2C_CLK_OE_N_EN) 209 210 #define IXGBE_I2C_CLOCK_STRETCHING_TIMEOUT 500 211 212 #define IXGBE_I2C_THERMAL_SENSOR_ADDR 0xF8 213 #define IXGBE_EMC_INTERNAL_DATA 0x00 214 #define IXGBE_EMC_INTERNAL_THERM_LIMIT 0x20 215 #define IXGBE_EMC_DIODE1_DATA 0x01 216 #define IXGBE_EMC_DIODE1_THERM_LIMIT 0x19 217 #define IXGBE_EMC_DIODE2_DATA 0x23 218 #define IXGBE_EMC_DIODE2_THERM_LIMIT 0x1A 219 220 #define IXGBE_MAX_SENSORS 3 221 222 struct ixgbe_thermal_diode_data { 223 u8 location; 224 u8 temp; 225 u8 caution_thresh; 226 u8 max_op_thresh; 227 }; 228 229 struct ixgbe_thermal_sensor_data { 230 struct ixgbe_thermal_diode_data sensor[IXGBE_MAX_SENSORS]; 231 }; 232 233 /* Interrupt Registers */ 234 #define IXGBE_EICR 0x00800 235 #define IXGBE_EICS 0x00808 236 #define IXGBE_EIMS 0x00880 237 #define IXGBE_EIMC 0x00888 238 #define IXGBE_EIAC 0x00810 239 #define IXGBE_EIAM 0x00890 240 #define IXGBE_EICS_EX(_i) (0x00A90 + (_i) * 4) 241 #define IXGBE_EIMS_EX(_i) (0x00AA0 + (_i) * 4) 242 #define IXGBE_EIMC_EX(_i) (0x00AB0 + (_i) * 4) 243 #define IXGBE_EIAM_EX(_i) (0x00AD0 + (_i) * 4) 244 /* 245 * 82598 EITR is 16 bits but set the limits based on the max 246 * supported by all ixgbe hardware. 82599 EITR is only 12 bits, 247 * with the lower 3 always zero. 248 */ 249 #define IXGBE_MAX_INT_RATE 488281 250 #define IXGBE_MIN_INT_RATE 956 251 #define IXGBE_MAX_EITR 0x00000FF8 252 #define IXGBE_MIN_EITR 8 253 #define IXGBE_EITR(_i) (((_i) <= 23) ? (0x00820 + ((_i) * 4)) : \ 254 (0x012300 + (((_i) - 24) * 4))) 255 #define IXGBE_EITR_ITR_INT_MASK 0x00000FF8 256 #define IXGBE_EITR_LLI_MOD 0x00008000 257 #define IXGBE_EITR_CNT_WDIS 0x80000000 258 #define IXGBE_IVAR(_i) (0x00900 + ((_i) * 4)) /* 24 at 0x900-0x960 */ 259 #define IXGBE_IVAR_MISC 0x00A00 /* misc MSI-X interrupt causes */ 260 #define IXGBE_EITRSEL 0x00894 261 #define IXGBE_MSIXT 0x00000 /* MSI-X Table. 0x0000 - 0x01C */ 262 #define IXGBE_MSIXPBA 0x02000 /* MSI-X Pending bit array */ 263 #define IXGBE_PBACL(_i) (((_i) == 0) ? (0x11068) : (0x110C0 + ((_i) * 4))) 264 #define IXGBE_GPIE 0x00898 265 266 /* Flow Control Registers */ 267 #define IXGBE_FCADBUL 0x03210 268 #define IXGBE_FCADBUH 0x03214 269 #define IXGBE_FCAMACL 0x04328 270 #define IXGBE_FCAMACH 0x0432C 271 #define IXGBE_FCRTH_82599(_i) (0x03260 + ((_i) * 4)) /* 8 of these (0-7) */ 272 #define IXGBE_FCRTL_82599(_i) (0x03220 + ((_i) * 4)) /* 8 of these (0-7) */ 273 #define IXGBE_PFCTOP 0x03008 274 #define IXGBE_FCTTV(_i) (0x03200 + ((_i) * 4)) /* 4 of these (0-3) */ 275 #define IXGBE_FCRTL(_i) (0x03220 + ((_i) * 8)) /* 8 of these (0-7) */ 276 #define IXGBE_FCRTH(_i) (0x03260 + ((_i) * 8)) /* 8 of these (0-7) */ 277 #define IXGBE_FCRTV 0x032A0 278 #define IXGBE_FCCFG 0x03D00 279 #define IXGBE_TFCS 0x0CE00 280 281 /* Receive DMA Registers */ 282 #define IXGBE_RDBAL(_i) (((_i) < 64) ? (0x01000 + ((_i) * 0x40)) : \ 283 (0x0D000 + (((_i) - 64) * 0x40))) 284 #define IXGBE_RDBAH(_i) (((_i) < 64) ? (0x01004 + ((_i) * 0x40)) : \ 285 (0x0D004 + (((_i) - 64) * 0x40))) 286 #define IXGBE_RDLEN(_i) (((_i) < 64) ? (0x01008 + ((_i) * 0x40)) : \ 287 (0x0D008 + (((_i) - 64) * 0x40))) 288 #define IXGBE_RDH(_i) (((_i) < 64) ? (0x01010 + ((_i) * 0x40)) : \ 289 (0x0D010 + (((_i) - 64) * 0x40))) 290 #define IXGBE_RDT(_i) (((_i) < 64) ? (0x01018 + ((_i) * 0x40)) : \ 291 (0x0D018 + (((_i) - 64) * 0x40))) 292 #define IXGBE_RXDCTL(_i) (((_i) < 64) ? (0x01028 + ((_i) * 0x40)) : \ 293 (0x0D028 + (((_i) - 64) * 0x40))) 294 #define IXGBE_RSCCTL(_i) (((_i) < 64) ? (0x0102C + ((_i) * 0x40)) : \ 295 (0x0D02C + (((_i) - 64) * 0x40))) 296 #define IXGBE_RSCDBU 0x03028 297 #define IXGBE_RDDCC 0x02F20 298 #define IXGBE_RXMEMWRAP 0x03190 299 #define IXGBE_STARCTRL 0x03024 300 /* 301 * Split and Replication Receive Control Registers 302 * 00-15 : 0x02100 + n*4 303 * 16-64 : 0x01014 + n*0x40 304 * 64-127: 0x0D014 + (n-64)*0x40 305 */ 306 #define IXGBE_SRRCTL(_i) (((_i) <= 15) ? (0x02100 + ((_i) * 4)) : \ 307 (((_i) < 64) ? (0x01014 + ((_i) * 0x40)) : \ 308 (0x0D014 + (((_i) - 64) * 0x40)))) 309 /* 310 * Rx DCA Control Register: 311 * 00-15 : 0x02200 + n*4 312 * 16-64 : 0x0100C + n*0x40 313 * 64-127: 0x0D00C + (n-64)*0x40 314 */ 315 #define IXGBE_DCA_RXCTRL(_i) (((_i) <= 15) ? (0x02200 + ((_i) * 4)) : \ 316 (((_i) < 64) ? (0x0100C + ((_i) * 0x40)) : \ 317 (0x0D00C + (((_i) - 64) * 0x40)))) 318 #define IXGBE_RDRXCTL 0x02F00 319 #define IXGBE_RXPBSIZE(_i) (0x03C00 + ((_i) * 4)) 320 /* 8 of these 0x03C00 - 0x03C1C */ 321 #define IXGBE_RXCTRL 0x03000 322 #define IXGBE_DROPEN 0x03D04 323 #define IXGBE_RXPBSIZE_SHIFT 10 324 325 /* Receive Registers */ 326 #define IXGBE_RXCSUM 0x05000 327 #define IXGBE_RFCTL 0x05008 328 #define IXGBE_DRECCCTL 0x02F08 329 #define IXGBE_DRECCCTL_DISABLE 0 330 /* Multicast Table Array - 128 entries */ 331 #define IXGBE_MTA(_i) (0x05200 + ((_i) * 4)) 332 #define IXGBE_RAL(_i) (((_i) <= 15) ? (0x05400 + ((_i) * 8)) : \ 333 (0x0A200 + ((_i) * 8))) 334 #define IXGBE_RAH(_i) (((_i) <= 15) ? (0x05404 + ((_i) * 8)) : \ 335 (0x0A204 + ((_i) * 8))) 336 #define IXGBE_MPSAR_LO(_i) (0x0A600 + ((_i) * 8)) 337 #define IXGBE_MPSAR_HI(_i) (0x0A604 + ((_i) * 8)) 338 /* Packet split receive type */ 339 #define IXGBE_PSRTYPE(_i) (((_i) <= 15) ? (0x05480 + ((_i) * 4)) : \ 340 (0x0EA00 + ((_i) * 4))) 341 /* array of 4096 1-bit vlan filters */ 342 #define IXGBE_VFTA(_i) (0x0A000 + ((_i) * 4)) 343 /*array of 4096 4-bit vlan vmdq indices */ 344 #define IXGBE_VFTAVIND(_j, _i) (0x0A200 + ((_j) * 0x200) + ((_i) * 4)) 345 #define IXGBE_FCTRL 0x05080 346 #define IXGBE_VLNCTRL 0x05088 347 #define IXGBE_MCSTCTRL 0x05090 348 #define IXGBE_MRQC 0x05818 349 #define IXGBE_SAQF(_i) (0x0E000 + ((_i) * 4)) /* Source Address Queue Filter */ 350 #define IXGBE_DAQF(_i) (0x0E200 + ((_i) * 4)) /* Dest. Address Queue Filter */ 351 #define IXGBE_SDPQF(_i) (0x0E400 + ((_i) * 4)) /* Src Dest. Addr Queue Filter */ 352 #define IXGBE_FTQF(_i) (0x0E600 + ((_i) * 4)) /* Five Tuple Queue Filter */ 353 #define IXGBE_ETQF(_i) (0x05128 + ((_i) * 4)) /* EType Queue Filter */ 354 #define IXGBE_ETQS(_i) (0x0EC00 + ((_i) * 4)) /* EType Queue Select */ 355 #define IXGBE_SYNQF 0x0EC30 /* SYN Packet Queue Filter */ 356 #define IXGBE_RQTC 0x0EC70 357 #define IXGBE_MTQC 0x08120 358 #define IXGBE_VLVF(_i) (0x0F100 + ((_i) * 4)) /* 64 of these (0-63) */ 359 #define IXGBE_VLVFB(_i) (0x0F200 + ((_i) * 4)) /* 128 of these (0-127) */ 360 #define IXGBE_VMVIR(_i) (0x08000 + ((_i) * 4)) /* 64 of these (0-63) */ 361 #define IXGBE_PFFLPL 0x050B0 362 #define IXGBE_PFFLPH 0x050B4 363 #define IXGBE_VT_CTL 0x051B0 364 #define IXGBE_PFMAILBOX(_i) (0x04B00 + (4 * (_i))) /* 64 total */ 365 #define IXGBE_PFMBMEM(_i) (0x13000 + (64 * (_i))) /* 64 Mailboxes, 16 DW each */ 366 #define IXGBE_PFMBICR(_i) (0x00710 + (4 * (_i))) /* 4 total */ 367 #define IXGBE_PFMBIMR(_i) (0x00720 + (4 * (_i))) /* 4 total */ 368 #define IXGBE_VFRE(_i) (0x051E0 + ((_i) * 4)) 369 #define IXGBE_VFTE(_i) (0x08110 + ((_i) * 4)) 370 #define IXGBE_VMECM(_i) (0x08790 + ((_i) * 4)) 371 #define IXGBE_QDE 0x2F04 372 #define IXGBE_VMTXSW(_i) (0x05180 + ((_i) * 4)) /* 2 total */ 373 #define IXGBE_VMOLR(_i) (0x0F000 + ((_i) * 4)) /* 64 total */ 374 #define IXGBE_UTA(_i) (0x0F400 + ((_i) * 4)) 375 #define IXGBE_MRCTL(_i) (0x0F600 + ((_i) * 4)) 376 #define IXGBE_VMRVLAN(_i) (0x0F610 + ((_i) * 4)) 377 #define IXGBE_VMRVM(_i) (0x0F630 + ((_i) * 4)) 378 #define IXGBE_L34T_IMIR(_i) (0x0E800 + ((_i) * 4)) /*128 of these (0-127)*/ 379 #define IXGBE_RXFECCERR0 0x051B8 380 #define IXGBE_LLITHRESH 0x0EC90 381 #define IXGBE_IMIR(_i) (0x05A80 + ((_i) * 4)) /* 8 of these (0-7) */ 382 #define IXGBE_IMIREXT(_i) (0x05AA0 + ((_i) * 4)) /* 8 of these (0-7) */ 383 #define IXGBE_IMIRVP 0x05AC0 384 #define IXGBE_VMD_CTL 0x0581C 385 #define IXGBE_RETA(_i) (0x05C00 + ((_i) * 4)) /* 32 of these (0-31) */ 386 #define IXGBE_ERETA(_i) (0x0EE80 + ((_i) * 4)) /* 96 of these (0-95) */ 387 #define IXGBE_RSSRK(_i) (0x05C80 + ((_i) * 4)) /* 10 of these (0-9) */ 388 389 /* Registers for setting up RSS on X550 with SRIOV 390 * _p - pool number (0..63) 391 * _i - index (0..10 for PFVFRSSRK, 0..15 for PFVFRETA) 392 */ 393 #define IXGBE_PFVFMRQC(_p) (0x03400 + ((_p) * 4)) 394 #define IXGBE_PFVFRSSRK(_i, _p) (0x018000 + ((_i) * 4) + ((_p) * 0x40)) 395 #define IXGBE_PFVFRETA(_i, _p) (0x019000 + ((_i) * 4) + ((_p) * 0x40)) 396 397 /* Flow Director registers */ 398 #define IXGBE_FDIRCTRL 0x0EE00 399 #define IXGBE_FDIRHKEY 0x0EE68 400 #define IXGBE_FDIRSKEY 0x0EE6C 401 #define IXGBE_FDIRDIP4M 0x0EE3C 402 #define IXGBE_FDIRSIP4M 0x0EE40 403 #define IXGBE_FDIRTCPM 0x0EE44 404 #define IXGBE_FDIRUDPM 0x0EE48 405 #define IXGBE_FDIRSCTPM 0x0EE78 406 #define IXGBE_FDIRIP6M 0x0EE74 407 #define IXGBE_FDIRM 0x0EE70 408 409 /* Flow Director Stats registers */ 410 #define IXGBE_FDIRFREE 0x0EE38 411 #define IXGBE_FDIRLEN 0x0EE4C 412 #define IXGBE_FDIRUSTAT 0x0EE50 413 #define IXGBE_FDIRFSTAT 0x0EE54 414 #define IXGBE_FDIRMATCH 0x0EE58 415 #define IXGBE_FDIRMISS 0x0EE5C 416 417 /* Flow Director Programming registers */ 418 #define IXGBE_FDIRSIPv6(_i) (0x0EE0C + ((_i) * 4)) /* 3 of these (0-2) */ 419 #define IXGBE_FDIRIPSA 0x0EE18 420 #define IXGBE_FDIRIPDA 0x0EE1C 421 #define IXGBE_FDIRPORT 0x0EE20 422 #define IXGBE_FDIRVLAN 0x0EE24 423 #define IXGBE_FDIRHASH 0x0EE28 424 #define IXGBE_FDIRCMD 0x0EE2C 425 426 /* Transmit DMA registers */ 427 #define IXGBE_TDBAL(_i) (0x06000 + ((_i) * 0x40)) /* 32 of these (0-31)*/ 428 #define IXGBE_TDBAH(_i) (0x06004 + ((_i) * 0x40)) 429 #define IXGBE_TDLEN(_i) (0x06008 + ((_i) * 0x40)) 430 #define IXGBE_TDH(_i) (0x06010 + ((_i) * 0x40)) 431 #define IXGBE_TDT(_i) (0x06018 + ((_i) * 0x40)) 432 #define IXGBE_TXDCTL(_i) (0x06028 + ((_i) * 0x40)) 433 #define IXGBE_TDWBAL(_i) (0x06038 + ((_i) * 0x40)) 434 #define IXGBE_TDWBAH(_i) (0x0603C + ((_i) * 0x40)) 435 #define IXGBE_DTXCTL 0x07E00 436 437 #define IXGBE_DMATXCTL 0x04A80 438 #define IXGBE_PFVFSPOOF(_i) (0x08200 + ((_i) * 4)) /* 8 of these 0 - 7 */ 439 #define IXGBE_PFDTXGSWC 0x08220 440 #define IXGBE_DTXMXSZRQ 0x08100 441 #define IXGBE_DTXTCPFLGL 0x04A88 442 #define IXGBE_DTXTCPFLGH 0x04A8C 443 #define IXGBE_LBDRPEN 0x0CA00 444 #define IXGBE_TXPBTHRESH(_i) (0x04950 + ((_i) * 4)) /* 8 of these 0 - 7 */ 445 446 #define IXGBE_DMATXCTL_TE 0x1 /* Transmit Enable */ 447 #define IXGBE_DMATXCTL_NS 0x2 /* No Snoop LSO hdr buffer */ 448 #define IXGBE_DMATXCTL_GDV 0x8 /* Global Double VLAN */ 449 #define IXGBE_DMATXCTL_VT_SHIFT 16 /* VLAN EtherType */ 450 451 #define IXGBE_PFDTXGSWC_VT_LBEN 0x1 /* Local L2 VT switch enable */ 452 453 /* Anti-spoofing defines */ 454 #define IXGBE_SPOOF_MACAS_MASK 0xFF 455 #define IXGBE_SPOOF_VLANAS_MASK 0xFF00 456 #define IXGBE_SPOOF_VLANAS_SHIFT 8 457 #define IXGBE_SPOOF_ETHERTYPEAS 0xFF000000 458 #define IXGBE_SPOOF_ETHERTYPEAS_SHIFT 16 459 #define IXGBE_PFVFSPOOF_REG_COUNT 8 460 461 #define IXGBE_DCA_TXCTRL(_i) (0x07200 + ((_i) * 4)) /* 16 of these (0-15) */ 462 /* Tx DCA Control register : 128 of these (0-127) */ 463 #define IXGBE_DCA_TXCTRL_82599(_i) (0x0600C + ((_i) * 0x40)) 464 #define IXGBE_TIPG 0x0CB00 465 #define IXGBE_TXPBSIZE(_i) (0x0CC00 + ((_i) * 4)) /* 8 of these */ 466 #define IXGBE_MNGTXMAP 0x0CD10 467 #define IXGBE_TIPG_FIBER_DEFAULT 3 468 #define IXGBE_TXPBSIZE_SHIFT 10 469 470 /* Wake up registers */ 471 #define IXGBE_WUC 0x05800 472 #define IXGBE_WUFC 0x05808 473 #define IXGBE_WUS 0x05810 474 #define IXGBE_IPAV 0x05838 475 #define IXGBE_IP4AT 0x05840 /* IPv4 table 0x5840-0x5858 */ 476 #define IXGBE_IP6AT 0x05880 /* IPv6 table 0x5880-0x588F */ 477 478 #define IXGBE_WUPL 0x05900 479 #define IXGBE_WUPM 0x05A00 /* wake up pkt memory 0x5A00-0x5A7C */ 480 #define IXGBE_VXLANCTRL 0x0000507C /* Rx filter VXLAN UDPPORT Register */ 481 #define IXGBE_FHFT(_n) (0x09000 + ((_n) * 0x100)) /* Flex host filter table */ 482 #define IXGBE_FHFT_EXT(_n) (0x09800 + ((_n) * 0x100)) /* Ext Flexible Host 483 * Filter Table */ 484 485 #define IXGBE_FLEXIBLE_FILTER_COUNT_MAX 4 486 #define IXGBE_EXT_FLEXIBLE_FILTER_COUNT_MAX 2 487 488 /* Each Flexible Filter is at most 128 (0x80) bytes in length */ 489 #define IXGBE_FLEXIBLE_FILTER_SIZE_MAX 128 490 #define IXGBE_FHFT_LENGTH_OFFSET 0xFC /* Length byte in FHFT */ 491 #define IXGBE_FHFT_LENGTH_MASK 0x0FF /* Length in lower byte */ 492 493 /* Definitions for power management and wakeup registers */ 494 /* Wake Up Control */ 495 #define IXGBE_WUC_PME_EN 0x00000002 /* PME Enable */ 496 #define IXGBE_WUC_PME_STATUS 0x00000004 /* PME Status */ 497 #define IXGBE_WUC_WKEN 0x00000010 /* Enable PE_WAKE_N pin assertion */ 498 499 /* Wake Up Filter Control */ 500 #define IXGBE_WUFC_LNKC 0x00000001 /* Link Status Change Wakeup Enable */ 501 #define IXGBE_WUFC_MAG 0x00000002 /* Magic Packet Wakeup Enable */ 502 #define IXGBE_WUFC_EX 0x00000004 /* Directed Exact Wakeup Enable */ 503 #define IXGBE_WUFC_MC 0x00000008 /* Directed Multicast Wakeup Enable */ 504 #define IXGBE_WUFC_BC 0x00000010 /* Broadcast Wakeup Enable */ 505 #define IXGBE_WUFC_ARP 0x00000020 /* ARP Request Packet Wakeup Enable */ 506 #define IXGBE_WUFC_IPV4 0x00000040 /* Directed IPv4 Packet Wakeup Enable */ 507 #define IXGBE_WUFC_IPV6 0x00000080 /* Directed IPv6 Packet Wakeup Enable */ 508 #define IXGBE_WUFC_MNG 0x00000100 /* Directed Mgmt Packet Wakeup Enable */ 509 510 #define IXGBE_WUFC_IGNORE_TCO 0x00008000 /* Ignore WakeOn TCO packets */ 511 #define IXGBE_WUFC_FLX0 0x00010000 /* Flexible Filter 0 Enable */ 512 #define IXGBE_WUFC_FLX1 0x00020000 /* Flexible Filter 1 Enable */ 513 #define IXGBE_WUFC_FLX2 0x00040000 /* Flexible Filter 2 Enable */ 514 #define IXGBE_WUFC_FLX3 0x00080000 /* Flexible Filter 3 Enable */ 515 #define IXGBE_WUFC_FLX4 0x00100000 /* Flexible Filter 4 Enable */ 516 #define IXGBE_WUFC_FLX5 0x00200000 /* Flexible Filter 5 Enable */ 517 #define IXGBE_WUFC_FLX_FILTERS 0x000F0000 /* Mask for 4 flex filters */ 518 #define IXGBE_WUFC_EXT_FLX_FILTERS 0x00300000 /* Mask for Ext. flex filters */ 519 #define IXGBE_WUFC_ALL_FILTERS 0x003F00FF /* Mask for all wakeup filters */ 520 #define IXGBE_WUFC_FLX_OFFSET 16 /* Offset to the Flexible Filters bits */ 521 522 /* Wake Up Status */ 523 #define IXGBE_WUS_LNKC IXGBE_WUFC_LNKC 524 #define IXGBE_WUS_MAG IXGBE_WUFC_MAG 525 #define IXGBE_WUS_EX IXGBE_WUFC_EX 526 #define IXGBE_WUS_MC IXGBE_WUFC_MC 527 #define IXGBE_WUS_BC IXGBE_WUFC_BC 528 #define IXGBE_WUS_ARP IXGBE_WUFC_ARP 529 #define IXGBE_WUS_IPV4 IXGBE_WUFC_IPV4 530 #define IXGBE_WUS_IPV6 IXGBE_WUFC_IPV6 531 #define IXGBE_WUS_MNG IXGBE_WUFC_MNG 532 #define IXGBE_WUS_FLX0 IXGBE_WUFC_FLX0 533 #define IXGBE_WUS_FLX1 IXGBE_WUFC_FLX1 534 #define IXGBE_WUS_FLX2 IXGBE_WUFC_FLX2 535 #define IXGBE_WUS_FLX3 IXGBE_WUFC_FLX3 536 #define IXGBE_WUS_FLX4 IXGBE_WUFC_FLX4 537 #define IXGBE_WUS_FLX5 IXGBE_WUFC_FLX5 538 #define IXGBE_WUS_FLX_FILTERS IXGBE_WUFC_FLX_FILTERS 539 540 /* Wake Up Packet Length */ 541 #define IXGBE_WUPL_LENGTH_MASK 0xFFFF 542 543 /* DCB registers */ 544 #define MAX_TRAFFIC_CLASS 8 545 #define X540_TRAFFIC_CLASS 4 546 #define IXGBE_RMCS 0x03D00 547 #define IXGBE_DPMCS 0x07F40 548 #define IXGBE_PDPMCS 0x0CD00 549 #define IXGBE_RUPPBMR 0x050A0 550 #define IXGBE_RT2CR(_i) (0x03C20 + ((_i) * 4)) /* 8 of these (0-7) */ 551 #define IXGBE_RT2SR(_i) (0x03C40 + ((_i) * 4)) /* 8 of these (0-7) */ 552 #define IXGBE_TDTQ2TCCR(_i) (0x0602C + ((_i) * 0x40)) /* 8 of these (0-7) */ 553 #define IXGBE_TDTQ2TCSR(_i) (0x0622C + ((_i) * 0x40)) /* 8 of these (0-7) */ 554 #define IXGBE_TDPT2TCCR(_i) (0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */ 555 #define IXGBE_TDPT2TCSR(_i) (0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */ 556 557 558 /* Security Control Registers */ 559 #define IXGBE_SECTXCTRL 0x08800 560 #define IXGBE_SECTXSTAT 0x08804 561 #define IXGBE_SECTXBUFFAF 0x08808 562 #define IXGBE_SECTXMINIFG 0x08810 563 #define IXGBE_SECRXCTRL 0x08D00 564 #define IXGBE_SECRXSTAT 0x08D04 565 566 /* Security Bit Fields and Masks */ 567 #define IXGBE_SECTXCTRL_SECTX_DIS 0x00000001 568 #define IXGBE_SECTXCTRL_TX_DIS 0x00000002 569 #define IXGBE_SECTXCTRL_STORE_FORWARD 0x00000004 570 571 #define IXGBE_SECTXSTAT_SECTX_RDY 0x00000001 572 #define IXGBE_SECTXSTAT_ECC_TXERR 0x00000002 573 574 #define IXGBE_SECRXCTRL_SECRX_DIS 0x00000001 575 #define IXGBE_SECRXCTRL_RX_DIS 0x00000002 576 577 #define IXGBE_SECRXSTAT_SECRX_RDY 0x00000001 578 #define IXGBE_SECRXSTAT_ECC_RXERR 0x00000002 579 580 /* LinkSec (MacSec) Registers */ 581 #define IXGBE_LSECTXCAP 0x08A00 582 #define IXGBE_LSECRXCAP 0x08F00 583 #define IXGBE_LSECTXCTRL 0x08A04 584 #define IXGBE_LSECTXSCL 0x08A08 /* SCI Low */ 585 #define IXGBE_LSECTXSCH 0x08A0C /* SCI High */ 586 #define IXGBE_LSECTXSA 0x08A10 587 #define IXGBE_LSECTXPN0 0x08A14 588 #define IXGBE_LSECTXPN1 0x08A18 589 #define IXGBE_LSECTXKEY0(_n) (0x08A1C + (4 * (_n))) /* 4 of these (0-3) */ 590 #define IXGBE_LSECTXKEY1(_n) (0x08A2C + (4 * (_n))) /* 4 of these (0-3) */ 591 #define IXGBE_LSECRXCTRL 0x08F04 592 #define IXGBE_LSECRXSCL 0x08F08 593 #define IXGBE_LSECRXSCH 0x08F0C 594 #define IXGBE_LSECRXSA(_i) (0x08F10 + (4 * (_i))) /* 2 of these (0-1) */ 595 #define IXGBE_LSECRXPN(_i) (0x08F18 + (4 * (_i))) /* 2 of these (0-1) */ 596 #define IXGBE_LSECRXKEY(_n, _m) (0x08F20 + ((0x10 * (_n)) + (4 * (_m)))) 597 #define IXGBE_LSECTXUT 0x08A3C /* OutPktsUntagged */ 598 #define IXGBE_LSECTXPKTE 0x08A40 /* OutPktsEncrypted */ 599 #define IXGBE_LSECTXPKTP 0x08A44 /* OutPktsProtected */ 600 #define IXGBE_LSECTXOCTE 0x08A48 /* OutOctetsEncrypted */ 601 #define IXGBE_LSECTXOCTP 0x08A4C /* OutOctetsProtected */ 602 #define IXGBE_LSECRXUT 0x08F40 /* InPktsUntagged/InPktsNoTag */ 603 #define IXGBE_LSECRXOCTD 0x08F44 /* InOctetsDecrypted */ 604 #define IXGBE_LSECRXOCTV 0x08F48 /* InOctetsValidated */ 605 #define IXGBE_LSECRXBAD 0x08F4C /* InPktsBadTag */ 606 #define IXGBE_LSECRXNOSCI 0x08F50 /* InPktsNoSci */ 607 #define IXGBE_LSECRXUNSCI 0x08F54 /* InPktsUnknownSci */ 608 #define IXGBE_LSECRXUNCH 0x08F58 /* InPktsUnchecked */ 609 #define IXGBE_LSECRXDELAY 0x08F5C /* InPktsDelayed */ 610 #define IXGBE_LSECRXLATE 0x08F60 /* InPktsLate */ 611 #define IXGBE_LSECRXOK(_n) (0x08F64 + (0x04 * (_n))) /* InPktsOk */ 612 #define IXGBE_LSECRXINV(_n) (0x08F6C + (0x04 * (_n))) /* InPktsInvalid */ 613 #define IXGBE_LSECRXNV(_n) (0x08F74 + (0x04 * (_n))) /* InPktsNotValid */ 614 #define IXGBE_LSECRXUNSA 0x08F7C /* InPktsUnusedSa */ 615 #define IXGBE_LSECRXNUSA 0x08F80 /* InPktsNotUsingSa */ 616 617 /* LinkSec (MacSec) Bit Fields and Masks */ 618 #define IXGBE_LSECTXCAP_SUM_MASK 0x00FF0000 619 #define IXGBE_LSECTXCAP_SUM_SHIFT 16 620 #define IXGBE_LSECRXCAP_SUM_MASK 0x00FF0000 621 #define IXGBE_LSECRXCAP_SUM_SHIFT 16 622 623 #define IXGBE_LSECTXCTRL_EN_MASK 0x00000003 624 #define IXGBE_LSECTXCTRL_DISABLE 0x0 625 #define IXGBE_LSECTXCTRL_AUTH 0x1 626 #define IXGBE_LSECTXCTRL_AUTH_ENCRYPT 0x2 627 #define IXGBE_LSECTXCTRL_AISCI 0x00000020 628 #define IXGBE_LSECTXCTRL_PNTHRSH_MASK 0xFFFFFF00 629 #define IXGBE_LSECTXCTRL_RSV_MASK 0x000000D8 630 631 #define IXGBE_LSECRXCTRL_EN_MASK 0x0000000C 632 #define IXGBE_LSECRXCTRL_EN_SHIFT 2 633 #define IXGBE_LSECRXCTRL_DISABLE 0x0 634 #define IXGBE_LSECRXCTRL_CHECK 0x1 635 #define IXGBE_LSECRXCTRL_STRICT 0x2 636 #define IXGBE_LSECRXCTRL_DROP 0x3 637 #define IXGBE_LSECRXCTRL_PLSH 0x00000040 638 #define IXGBE_LSECRXCTRL_RP 0x00000080 639 #define IXGBE_LSECRXCTRL_RSV_MASK 0xFFFFFF33 640 641 /* IpSec Registers */ 642 #define IXGBE_IPSTXIDX 0x08900 643 #define IXGBE_IPSTXSALT 0x08904 644 #define IXGBE_IPSTXKEY(_i) (0x08908 + (4 * (_i))) /* 4 of these (0-3) */ 645 #define IXGBE_IPSRXIDX 0x08E00 646 #define IXGBE_IPSRXIPADDR(_i) (0x08E04 + (4 * (_i))) /* 4 of these (0-3) */ 647 #define IXGBE_IPSRXSPI 0x08E14 648 #define IXGBE_IPSRXIPIDX 0x08E18 649 #define IXGBE_IPSRXKEY(_i) (0x08E1C + (4 * (_i))) /* 4 of these (0-3) */ 650 #define IXGBE_IPSRXSALT 0x08E2C 651 #define IXGBE_IPSRXMOD 0x08E30 652 653 #define IXGBE_SECTXCTRL_STORE_FORWARD_ENABLE 0x4 654 655 /* DCB registers */ 656 #define IXGBE_RTRPCS 0x02430 657 #define IXGBE_RTTDCS 0x04900 658 #define IXGBE_RTTDCS_ARBDIS 0x00000040 /* DCB arbiter disable */ 659 #define IXGBE_RTTPCS 0x0CD00 660 #define IXGBE_RTRUP2TC 0x03020 661 #define IXGBE_RTTUP2TC 0x0C800 662 #define IXGBE_RTRPT4C(_i) (0x02140 + ((_i) * 4)) /* 8 of these (0-7) */ 663 #define IXGBE_TXLLQ(_i) (0x082E0 + ((_i) * 4)) /* 4 of these (0-3) */ 664 #define IXGBE_RTRPT4S(_i) (0x02160 + ((_i) * 4)) /* 8 of these (0-7) */ 665 #define IXGBE_RTTDT2C(_i) (0x04910 + ((_i) * 4)) /* 8 of these (0-7) */ 666 #define IXGBE_RTTDT2S(_i) (0x04930 + ((_i) * 4)) /* 8 of these (0-7) */ 667 #define IXGBE_RTTPT2C(_i) (0x0CD20 + ((_i) * 4)) /* 8 of these (0-7) */ 668 #define IXGBE_RTTPT2S(_i) (0x0CD40 + ((_i) * 4)) /* 8 of these (0-7) */ 669 #define IXGBE_RTTDQSEL 0x04904 670 #define IXGBE_RTTDT1C 0x04908 671 #define IXGBE_RTTDT1S 0x0490C 672 #define IXGBE_RTTQCNCR 0x08B00 673 #define IXGBE_RTTQCNTG 0x04A90 674 #define IXGBE_RTTBCNRD 0x0498C 675 #define IXGBE_RTTQCNRR 0x0498C 676 #define IXGBE_RTTDTECC 0x04990 677 #define IXGBE_RTTDTECC_NO_BCN 0x00000100 678 #define IXGBE_RTTBCNRC 0x04984 679 #define IXGBE_RTTBCNRC_RS_ENA 0x80000000 680 #define IXGBE_RTTBCNRC_RF_DEC_MASK 0x00003FFF 681 #define IXGBE_RTTBCNRC_RF_INT_SHIFT 14 682 #define IXGBE_RTTBCNRC_RF_INT_MASK \ 683 (IXGBE_RTTBCNRC_RF_DEC_MASK << IXGBE_RTTBCNRC_RF_INT_SHIFT) 684 #define IXGBE_RTTBCNRM 0x04980 685 #define IXGBE_RTTQCNRM 0x04980 686 687 /* FCoE Direct DMA Context */ 688 #define IXGBE_FCDDC(_i, _j) (0x20000 + ((_i) * 0x4) + ((_j) * 0x10)) 689 /* FCoE DMA Context Registers */ 690 #define IXGBE_FCPTRL 0x02410 /* FC User Desc. PTR Low */ 691 #define IXGBE_FCPTRH 0x02414 /* FC USer Desc. PTR High */ 692 #define IXGBE_FCBUFF 0x02418 /* FC Buffer Control */ 693 #define IXGBE_FCDMARW 0x02420 /* FC Receive DMA RW */ 694 #define IXGBE_FCINVST0 0x03FC0 /* FC Invalid DMA Context Status Reg 0 */ 695 #define IXGBE_FCINVST(_i) (IXGBE_FCINVST0 + ((_i) * 4)) 696 #define IXGBE_FCBUFF_VALID (1 << 0) /* DMA Context Valid */ 697 #define IXGBE_FCBUFF_BUFFSIZE (3 << 3) /* User Buffer Size */ 698 #define IXGBE_FCBUFF_WRCONTX (1 << 7) /* 0: Initiator, 1: Target */ 699 #define IXGBE_FCBUFF_BUFFCNT 0x0000ff00 /* Number of User Buffers */ 700 #define IXGBE_FCBUFF_OFFSET 0xffff0000 /* User Buffer Offset */ 701 #define IXGBE_FCBUFF_BUFFSIZE_SHIFT 3 702 #define IXGBE_FCBUFF_BUFFCNT_SHIFT 8 703 #define IXGBE_FCBUFF_OFFSET_SHIFT 16 704 #define IXGBE_FCDMARW_WE (1 << 14) /* Write enable */ 705 #define IXGBE_FCDMARW_RE (1 << 15) /* Read enable */ 706 #define IXGBE_FCDMARW_FCOESEL 0x000001ff /* FC X_ID: 11 bits */ 707 #define IXGBE_FCDMARW_LASTSIZE 0xffff0000 /* Last User Buffer Size */ 708 #define IXGBE_FCDMARW_LASTSIZE_SHIFT 16 709 710 /* FCoE SOF/EOF */ 711 #define IXGBE_TEOFF 0x04A94 /* Tx FC EOF */ 712 #define IXGBE_TSOFF 0x04A98 /* Tx FC SOF */ 713 #define IXGBE_REOFF 0x05158 /* Rx FC EOF */ 714 #define IXGBE_RSOFF 0x051F8 /* Rx FC SOF */ 715 /* FCoE Direct Filter Context */ 716 #define IXGBE_FCDFC(_i, _j) (0x28000 + ((_i) * 0x4) + ((_j) * 0x10)) 717 #define IXGBE_FCDFCD(_i) (0x30000 + ((_i) * 0x4)) 718 /* FCoE Filter Context Registers */ 719 #define IXGBE_FCFLT 0x05108 /* FC FLT Context */ 720 #define IXGBE_FCFLTRW 0x05110 /* FC Filter RW Control */ 721 #define IXGBE_FCPARAM 0x051d8 /* FC Offset Parameter */ 722 #define IXGBE_FCFLT_VALID (1 << 0) /* Filter Context Valid */ 723 #define IXGBE_FCFLT_FIRST (1 << 1) /* Filter First */ 724 #define IXGBE_FCFLT_SEQID 0x00ff0000 /* Sequence ID */ 725 #define IXGBE_FCFLT_SEQCNT 0xff000000 /* Sequence Count */ 726 #define IXGBE_FCFLTRW_RVALDT (1 << 13) /* Fast Re-Validation */ 727 #define IXGBE_FCFLTRW_WE (1 << 14) /* Write Enable */ 728 #define IXGBE_FCFLTRW_RE (1 << 15) /* Read Enable */ 729 /* FCoE Receive Control */ 730 #define IXGBE_FCRXCTRL 0x05100 /* FC Receive Control */ 731 #define IXGBE_FCRXCTRL_FCOELLI (1 << 0) /* Low latency interrupt */ 732 #define IXGBE_FCRXCTRL_SAVBAD (1 << 1) /* Save Bad Frames */ 733 #define IXGBE_FCRXCTRL_FRSTRDH (1 << 2) /* EN 1st Read Header */ 734 #define IXGBE_FCRXCTRL_LASTSEQH (1 << 3) /* EN Last Header in Seq */ 735 #define IXGBE_FCRXCTRL_ALLH (1 << 4) /* EN All Headers */ 736 #define IXGBE_FCRXCTRL_FRSTSEQH (1 << 5) /* EN 1st Seq. Header */ 737 #define IXGBE_FCRXCTRL_ICRC (1 << 6) /* Ignore Bad FC CRC */ 738 #define IXGBE_FCRXCTRL_FCCRCBO (1 << 7) /* FC CRC Byte Ordering */ 739 #define IXGBE_FCRXCTRL_FCOEVER 0x00000f00 /* FCoE Version: 4 bits */ 740 #define IXGBE_FCRXCTRL_FCOEVER_SHIFT 8 741 /* FCoE Redirection */ 742 #define IXGBE_FCRECTL 0x0ED00 /* FC Redirection Control */ 743 #define IXGBE_FCRETA0 0x0ED10 /* FC Redirection Table 0 */ 744 #define IXGBE_FCRETA(_i) (IXGBE_FCRETA0 + ((_i) * 4)) /* FCoE Redir */ 745 #define IXGBE_FCRECTL_ENA 0x1 /* FCoE Redir Table Enable */ 746 #define IXGBE_FCRETA_SIZE 8 /* Max entries in FCRETA */ 747 #define IXGBE_FCRETA_ENTRY_MASK 0x0000007f /* 7 bits for the queue index */ 748 #define IXGBE_FCRETA_SIZE_X550 32 /* Max entries in FCRETA */ 749 /* Higher 7 bits for the queue index */ 750 #define IXGBE_FCRETA_ENTRY_HIGH_MASK 0x007F0000 751 #define IXGBE_FCRETA_ENTRY_HIGH_SHIFT 16 752 753 /* Stats registers */ 754 #define IXGBE_CRCERRS 0x04000 755 #define IXGBE_ILLERRC 0x04004 756 #define IXGBE_ERRBC 0x04008 757 #define IXGBE_MSPDC 0x04010 758 #define IXGBE_MPC(_i) (0x03FA0 + ((_i) * 4)) /* 8 of these 3FA0-3FBC*/ 759 #define IXGBE_MLFC 0x04034 760 #define IXGBE_MRFC 0x04038 761 #define IXGBE_RLEC 0x04040 762 #define IXGBE_LXONTXC 0x03F60 763 #define IXGBE_LXONRXC 0x0CF60 764 #define IXGBE_LXOFFTXC 0x03F68 765 #define IXGBE_LXOFFRXC 0x0CF68 766 #define IXGBE_LXONRXCNT 0x041A4 767 #define IXGBE_LXOFFRXCNT 0x041A8 768 #define IXGBE_PXONRXCNT(_i) (0x04140 + ((_i) * 4)) /* 8 of these */ 769 #define IXGBE_PXOFFRXCNT(_i) (0x04160 + ((_i) * 4)) /* 8 of these */ 770 #define IXGBE_PXON2OFFCNT(_i) (0x03240 + ((_i) * 4)) /* 8 of these */ 771 #define IXGBE_PXONTXC(_i) (0x03F00 + ((_i) * 4)) /* 8 of these 3F00-3F1C*/ 772 #define IXGBE_PXONRXC(_i) (0x0CF00 + ((_i) * 4)) /* 8 of these CF00-CF1C*/ 773 #define IXGBE_PXOFFTXC(_i) (0x03F20 + ((_i) * 4)) /* 8 of these 3F20-3F3C*/ 774 #define IXGBE_PXOFFRXC(_i) (0x0CF20 + ((_i) * 4)) /* 8 of these CF20-CF3C*/ 775 #define IXGBE_PRC64 0x0405C 776 #define IXGBE_PRC127 0x04060 777 #define IXGBE_PRC255 0x04064 778 #define IXGBE_PRC511 0x04068 779 #define IXGBE_PRC1023 0x0406C 780 #define IXGBE_PRC1522 0x04070 781 #define IXGBE_GPRC 0x04074 782 #define IXGBE_BPRC 0x04078 783 #define IXGBE_MPRC 0x0407C 784 #define IXGBE_GPTC 0x04080 785 #define IXGBE_GORCL 0x04088 786 #define IXGBE_GORCH 0x0408C 787 #define IXGBE_GOTCL 0x04090 788 #define IXGBE_GOTCH 0x04094 789 #define IXGBE_RNBC(_i) (0x03FC0 + ((_i) * 4)) /* 8 of these 3FC0-3FDC*/ 790 #define IXGBE_RUC 0x040A4 791 #define IXGBE_RFC 0x040A8 792 #define IXGBE_ROC 0x040AC 793 #define IXGBE_RJC 0x040B0 794 #define IXGBE_MNGPRC 0x040B4 795 #define IXGBE_MNGPDC 0x040B8 796 #define IXGBE_MNGPTC 0x0CF90 797 #define IXGBE_TORL 0x040C0 798 #define IXGBE_TORH 0x040C4 799 #define IXGBE_TPR 0x040D0 800 #define IXGBE_TPT 0x040D4 801 #define IXGBE_PTC64 0x040D8 802 #define IXGBE_PTC127 0x040DC 803 #define IXGBE_PTC255 0x040E0 804 #define IXGBE_PTC511 0x040E4 805 #define IXGBE_PTC1023 0x040E8 806 #define IXGBE_PTC1522 0x040EC 807 #define IXGBE_MPTC 0x040F0 808 #define IXGBE_BPTC 0x040F4 809 #define IXGBE_XEC 0x04120 810 #define IXGBE_SSVPC 0x08780 811 812 #define IXGBE_RQSMR(_i) (0x02300 + ((_i) * 4)) 813 #define IXGBE_TQSMR(_i) (((_i) <= 7) ? (0x07300 + ((_i) * 4)) : \ 814 (0x08600 + ((_i) * 4))) 815 #define IXGBE_TQSM(_i) (0x08600 + ((_i) * 4)) 816 817 #define IXGBE_QPRC(_i) (0x01030 + ((_i) * 0x40)) /* 16 of these */ 818 #define IXGBE_QPTC(_i) (0x06030 + ((_i) * 0x40)) /* 16 of these */ 819 #define IXGBE_QBRC(_i) (0x01034 + ((_i) * 0x40)) /* 16 of these */ 820 #define IXGBE_QBTC(_i) (0x06034 + ((_i) * 0x40)) /* 16 of these */ 821 #define IXGBE_QBRC_L(_i) (0x01034 + ((_i) * 0x40)) /* 16 of these */ 822 #define IXGBE_QBRC_H(_i) (0x01038 + ((_i) * 0x40)) /* 16 of these */ 823 #define IXGBE_QPRDC(_i) (0x01430 + ((_i) * 0x40)) /* 16 of these */ 824 #define IXGBE_QBTC_L(_i) (0x08700 + ((_i) * 0x8)) /* 16 of these */ 825 #define IXGBE_QBTC_H(_i) (0x08704 + ((_i) * 0x8)) /* 16 of these */ 826 #define IXGBE_FCCRC 0x05118 /* Count of Good Eth CRC w/ Bad FC CRC */ 827 #define IXGBE_FCOERPDC 0x0241C /* FCoE Rx Packets Dropped Count */ 828 #define IXGBE_FCLAST 0x02424 /* FCoE Last Error Count */ 829 #define IXGBE_FCOEPRC 0x02428 /* Number of FCoE Packets Received */ 830 #define IXGBE_FCOEDWRC 0x0242C /* Number of FCoE DWords Received */ 831 #define IXGBE_FCOEPTC 0x08784 /* Number of FCoE Packets Transmitted */ 832 #define IXGBE_FCOEDWTC 0x08788 /* Number of FCoE DWords Transmitted */ 833 #define IXGBE_O2BGPTC 0x041C4 834 #define IXGBE_O2BSPC 0x087B0 835 #define IXGBE_B2OSPC 0x041C0 836 #define IXGBE_B2OGPRC 0x02F90 837 #define IXGBE_PCRC8ECL 0x0E810 838 #define IXGBE_PCRC8ECH 0x0E811 839 #define IXGBE_PCRC8ECH_MASK 0x1F 840 #define IXGBE_LDPCECL 0x0E820 841 #define IXGBE_LDPCECH 0x0E821 842 843 /* MII clause 22/28 definitions */ 844 #define IXGBE_MDIO_PHY_LOW_POWER_MODE 0x0800 845 846 #define IXGBE_MDIO_XENPAK_LASI_STATUS 0x9005 /* XENPAK LASI Status register */ 847 #define IXGBE_XENPAK_LASI_LINK_STATUS_ALARM 0x1 /* Link Status Alarm change */ 848 849 #define IXGBE_MDIO_AUTO_NEG_LINK_STATUS 0x4 /* Indicates if link is up */ 850 851 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_MASK 0x7 /* Speed/Duplex Mask */ 852 #define IXGBE_MDIO_AUTO_NEG_VEN_STAT_SPEED_MASK 0x6 /* Speed Mask */ 853 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10M_HALF 0x0 /* 10Mb/s Half Duplex */ 854 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10M_FULL 0x1 /* 10Mb/s Full Duplex */ 855 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_100M_HALF 0x2 /* 100Mb/s H Duplex */ 856 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_100M_FULL 0x3 /* 100Mb/s F Duplex */ 857 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB_HALF 0x4 /* 1Gb/s Half Duplex */ 858 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB_FULL 0x5 /* 1Gb/s Full Duplex */ 859 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB_HALF 0x6 /* 10Gb/s Half Duplex */ 860 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB_FULL 0x7 /* 10Gb/s Full Duplex */ 861 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_1GB 0x4 /* 1Gb/s */ 862 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STATUS_10GB 0x6 /* 10Gb/s */ 863 864 #define IXGBE_MII_10GBASE_T_AUTONEG_CTRL_REG 0x20 /* 10G Control Reg */ 865 #define IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG 0xC400 /* 1G Provisioning 1 */ 866 #define IXGBE_MII_AUTONEG_XNP_TX_REG 0x17 /* 1G XNP Transmit */ 867 #define IXGBE_MII_AUTONEG_ADVERTISE_REG 0x10 /* 100M Advertisement */ 868 #define IXGBE_MII_10GBASE_T_ADVERTISE 0x1000 /* full duplex, bit:12*/ 869 #define IXGBE_MII_1GBASE_T_ADVERTISE_XNP_TX 0x4000 /* full duplex, bit:14*/ 870 #define IXGBE_MII_1GBASE_T_ADVERTISE 0x8000 /* full duplex, bit:15*/ 871 #define IXGBE_MII_2_5GBASE_T_ADVERTISE 0x0400 872 #define IXGBE_MII_5GBASE_T_ADVERTISE 0x0800 873 #define IXGBE_MII_100BASE_T_ADVERTISE 0x0100 /* full duplex, bit:8 */ 874 #define IXGBE_MII_100BASE_T_ADVERTISE_HALF 0x0080 /* half duplex, bit:7 */ 875 #define IXGBE_MII_RESTART 0x200 876 #define IXGBE_MII_AUTONEG_COMPLETE 0x20 877 #define IXGBE_MII_AUTONEG_LINK_UP 0x04 878 #define IXGBE_MII_AUTONEG_REG 0x0 879 880 /* Management */ 881 #define IXGBE_MAVTV(_i) (0x05010 + ((_i) * 4)) /* 8 of these (0-7) */ 882 #define IXGBE_MFUTP(_i) (0x05030 + ((_i) * 4)) /* 8 of these (0-7) */ 883 #define IXGBE_MANC 0x05820 884 #define IXGBE_MFVAL 0x05824 885 #define IXGBE_MANC2H 0x05860 886 #define IXGBE_MDEF(_i) (0x05890 + ((_i) * 4)) /* 8 of these (0-7) */ 887 #define IXGBE_MIPAF 0x058B0 888 #define IXGBE_MMAL(_i) (0x05910 + ((_i) * 8)) /* 4 of these (0-3) */ 889 #define IXGBE_MMAH(_i) (0x05914 + ((_i) * 8)) /* 4 of these (0-3) */ 890 #define IXGBE_FTFT 0x09400 /* 0x9400-0x97FC */ 891 #define IXGBE_METF(_i) (0x05190 + ((_i) * 4)) /* 4 of these (0-3) */ 892 #define IXGBE_MDEF_EXT(_i) (0x05160 + ((_i) * 4)) /* 8 of these (0-7) */ 893 #define IXGBE_LSWFW 0x15014 894 895 /* Management Bit Fields and Masks */ 896 #define IXGBE_MANC_RCV_TCO_EN 0x00020000 /* Rcv TCO packet enable */ 897 898 /* Firmware Semaphore Register */ 899 #define IXGBE_FWSM_MODE_MASK 0xE 900 #define IXGBE_FWSM_FW_MODE_PT 0x4 901 902 /* ARC Subsystem registers */ 903 #define IXGBE_HICR 0x15F00 904 #define IXGBE_FWSTS 0x15F0C 905 #define IXGBE_HSMC0R 0x15F04 906 #define IXGBE_HSMC1R 0x15F08 907 #define IXGBE_SWSR 0x15F10 908 #define IXGBE_HFDR 0x15FE8 909 #define IXGBE_FLEX_MNG 0x15800 /* 0x15800 - 0x15EFC */ 910 911 #define IXGBE_HICR_EN 0x01 /* Enable bit - RO */ 912 /* Driver sets this bit when done to put command in RAM */ 913 #define IXGBE_HICR_C 0x02 914 #define IXGBE_HICR_SV 0x04 /* Status Validity */ 915 #define IXGBE_HICR_FW_RESET_ENABLE 0x40 916 #define IXGBE_HICR_FW_RESET 0x80 917 918 /* PCI-E registers */ 919 #define IXGBE_GCR 0x11000 920 #define IXGBE_GTV 0x11004 921 #define IXGBE_FUNCTAG 0x11008 922 #define IXGBE_GLT 0x1100C 923 #define IXGBE_GSCL_1 0x11010 924 #define IXGBE_GSCL_2 0x11014 925 #define IXGBE_GSCL_3 0x11018 926 #define IXGBE_GSCL_4 0x1101C 927 #define IXGBE_GSCN_0 0x11020 928 #define IXGBE_GSCN_1 0x11024 929 #define IXGBE_GSCN_2 0x11028 930 #define IXGBE_GSCN_3 0x1102C 931 #define IXGBE_FACTPS_8259X 0x10150 932 #define IXGBE_FACTPS_X540 IXGBE_FACTPS_8259X 933 #define IXGBE_FACTPS_X550 IXGBE_FACTPS_8259X 934 #define IXGBE_FACTPS_X550EM_x IXGBE_FACTPS_8259X 935 #define IXGBE_FACTPS_X550EM_a 0x15FEC 936 #define IXGBE_FACTPS(_hw) IXGBE_BY_MAC((_hw), FACTPS) 937 938 #define IXGBE_PCIEANACTL 0x11040 939 #define IXGBE_SWSM_8259X 0x10140 940 #define IXGBE_SWSM_X540 IXGBE_SWSM_8259X 941 #define IXGBE_SWSM_X550 IXGBE_SWSM_8259X 942 #define IXGBE_SWSM_X550EM_x IXGBE_SWSM_8259X 943 #define IXGBE_SWSM_X550EM_a 0x15F70 944 #define IXGBE_SWSM(_hw) IXGBE_BY_MAC((_hw), SWSM) 945 #define IXGBE_FWSM_8259X 0x10148 946 #define IXGBE_FWSM_X540 IXGBE_FWSM_8259X 947 #define IXGBE_FWSM_X550 IXGBE_FWSM_8259X 948 #define IXGBE_FWSM_X550EM_x IXGBE_FWSM_8259X 949 #define IXGBE_FWSM_X550EM_a 0x15F74 950 #define IXGBE_FWSM(_hw) IXGBE_BY_MAC((_hw), FWSM) 951 #define IXGBE_GSSR 0x10160 952 #define IXGBE_MREVID 0x11064 953 #define IXGBE_DCA_ID 0x11070 954 #define IXGBE_DCA_CTRL 0x11074 955 #define IXGBE_SWFW_SYNC_8259X IXGBE_GSSR 956 #define IXGBE_SWFW_SYNC_X540 IXGBE_SWFW_SYNC_8259X 957 #define IXGBE_SWFW_SYNC_X550 IXGBE_SWFW_SYNC_8259X 958 #define IXGBE_SWFW_SYNC_X550EM_x IXGBE_SWFW_SYNC_8259X 959 #define IXGBE_SWFW_SYNC_X550EM_a 0x15F78 960 #define IXGBE_SWFW_SYNC(_hw) IXGBE_BY_MAC((_hw), SWFW_SYNC) 961 962 /* PCIe registers 82599-specific */ 963 #define IXGBE_GCR_EXT 0x11050 964 #define IXGBE_GSCL_5_82599 0x11030 965 #define IXGBE_GSCL_6_82599 0x11034 966 #define IXGBE_GSCL_7_82599 0x11038 967 #define IXGBE_GSCL_8_82599 0x1103C 968 #define IXGBE_PHYADR_82599 0x11040 969 #define IXGBE_PHYDAT_82599 0x11044 970 #define IXGBE_PHYCTL_82599 0x11048 971 #define IXGBE_PBACLR_82599 0x11068 972 973 #define IXGBE_CIAA_8259X 0x11088 974 #define IXGBE_CIAA_X540 IXGBE_CIAA_8259X 975 #define IXGBE_CIAA_X550 0x11508 976 #define IXGBE_CIAA_X550EM_x IXGBE_CIAA_X550 977 #define IXGBE_CIAA_X550EM_a IXGBE_CIAA_X550 978 #define IXGBE_CIAA(_hw) IXGBE_BY_MAC((_hw), CIAA) 979 980 #define IXGBE_CIAD_8259X 0x1108C 981 #define IXGBE_CIAD_X540 IXGBE_CIAD_8259X 982 #define IXGBE_CIAD_X550 0x11510 983 #define IXGBE_CIAD_X550EM_x IXGBE_CIAD_X550 984 #define IXGBE_CIAD_X550EM_a IXGBE_CIAD_X550 985 #define IXGBE_CIAD(_hw) IXGBE_BY_MAC((_hw), CIAD) 986 987 #define IXGBE_PICAUSE 0x110B0 988 #define IXGBE_PIENA 0x110B8 989 #define IXGBE_CDQ_MBR_82599 0x110B4 990 #define IXGBE_PCIESPARE 0x110BC 991 #define IXGBE_MISC_REG_82599 0x110F0 992 #define IXGBE_ECC_CTRL_0_82599 0x11100 993 #define IXGBE_ECC_CTRL_1_82599 0x11104 994 #define IXGBE_ECC_STATUS_82599 0x110E0 995 #define IXGBE_BAR_CTRL_82599 0x110F4 996 997 /* PCI Express Control */ 998 #define IXGBE_GCR_CMPL_TMOUT_MASK 0x0000F000 999 #define IXGBE_GCR_CMPL_TMOUT_10ms 0x00001000 1000 #define IXGBE_GCR_CMPL_TMOUT_RESEND 0x00010000 1001 #define IXGBE_GCR_CAP_VER2 0x00040000 1002 1003 #define IXGBE_GCR_EXT_MSIX_EN 0x80000000 1004 #define IXGBE_GCR_EXT_BUFFERS_CLEAR 0x40000000 1005 #define IXGBE_GCR_EXT_VT_MODE_16 0x00000001 1006 #define IXGBE_GCR_EXT_VT_MODE_32 0x00000002 1007 #define IXGBE_GCR_EXT_VT_MODE_64 0x00000003 1008 #define IXGBE_GCR_EXT_SRIOV (IXGBE_GCR_EXT_MSIX_EN | \ 1009 IXGBE_GCR_EXT_VT_MODE_64) 1010 1011 /* Time Sync Registers */ 1012 #define IXGBE_TSYNCRXCTL 0x05188 /* Rx Time Sync Control register - RW */ 1013 #define IXGBE_TSYNCTXCTL 0x08C00 /* Tx Time Sync Control register - RW */ 1014 #define IXGBE_RXSTMPL 0x051E8 /* Rx timestamp Low - RO */ 1015 #define IXGBE_RXSTMPH 0x051A4 /* Rx timestamp High - RO */ 1016 #define IXGBE_RXSATRL 0x051A0 /* Rx timestamp attribute low - RO */ 1017 #define IXGBE_RXSATRH 0x051A8 /* Rx timestamp attribute high - RO */ 1018 #define IXGBE_RXMTRL 0x05120 /* RX message type register low - RW */ 1019 #define IXGBE_TXSTMPL 0x08C04 /* Tx timestamp value Low - RO */ 1020 #define IXGBE_TXSTMPH 0x08C08 /* Tx timestamp value High - RO */ 1021 #define IXGBE_SYSTIML 0x08C0C /* System time register Low - RO */ 1022 #define IXGBE_SYSTIMH 0x08C10 /* System time register High - RO */ 1023 #define IXGBE_TIMINCA 0x08C14 /* Increment attributes register - RW */ 1024 #define IXGBE_TIMADJL 0x08C18 /* Time Adjustment Offset register Low - RW */ 1025 #define IXGBE_TIMADJH 0x08C1C /* Time Adjustment Offset register High - RW */ 1026 #define IXGBE_TSAUXC 0x08C20 /* TimeSync Auxiliary Control register - RW */ 1027 #define IXGBE_TRGTTIML0 0x08C24 /* Target Time Register 0 Low - RW */ 1028 #define IXGBE_TRGTTIMH0 0x08C28 /* Target Time Register 0 High - RW */ 1029 #define IXGBE_TRGTTIML1 0x08C2C /* Target Time Register 1 Low - RW */ 1030 #define IXGBE_TRGTTIMH1 0x08C30 /* Target Time Register 1 High - RW */ 1031 #define IXGBE_CLKTIML 0x08C34 /* Clock Out Time Register Low - RW */ 1032 #define IXGBE_CLKTIMH 0x08C38 /* Clock Out Time Register High - RW */ 1033 #define IXGBE_FREQOUT0 0x08C34 /* Frequency Out 0 Control register - RW */ 1034 #define IXGBE_FREQOUT1 0x08C38 /* Frequency Out 1 Control register - RW */ 1035 #define IXGBE_AUXSTMPL0 0x08C3C /* Auxiliary Time Stamp 0 register Low - RO */ 1036 #define IXGBE_AUXSTMPH0 0x08C40 /* Auxiliary Time Stamp 0 register High - RO */ 1037 #define IXGBE_AUXSTMPL1 0x08C44 /* Auxiliary Time Stamp 1 register Low - RO */ 1038 #define IXGBE_AUXSTMPH1 0x08C48 /* Auxiliary Time Stamp 1 register High - RO */ 1039 1040 /* Diagnostic Registers */ 1041 #define IXGBE_RDSTATCTL 0x02C20 1042 #define IXGBE_RDSTAT(_i) (0x02C00 + ((_i) * 4)) /* 0x02C00-0x02C1C */ 1043 #define IXGBE_RDHMPN 0x02F08 1044 #define IXGBE_RIC_DW(_i) (0x02F10 + ((_i) * 4)) 1045 #define IXGBE_RDPROBE 0x02F20 1046 #define IXGBE_RDMAM 0x02F30 1047 #define IXGBE_RDMAD 0x02F34 1048 #define IXGBE_TDSTATCTL 0x07C20 1049 #define IXGBE_TDSTAT(_i) (0x07C00 + ((_i) * 4)) /* 0x07C00 - 0x07C1C */ 1050 #define IXGBE_TDHMPN 0x07F08 1051 #define IXGBE_TDHMPN2 0x082FC 1052 #define IXGBE_TXDESCIC 0x082CC 1053 #define IXGBE_TIC_DW(_i) (0x07F10 + ((_i) * 4)) 1054 #define IXGBE_TIC_DW2(_i) (0x082B0 + ((_i) * 4)) 1055 #define IXGBE_TDPROBE 0x07F20 1056 #define IXGBE_TXBUFCTRL 0x0C600 1057 #define IXGBE_TXBUFDATA0 0x0C610 1058 #define IXGBE_TXBUFDATA1 0x0C614 1059 #define IXGBE_TXBUFDATA2 0x0C618 1060 #define IXGBE_TXBUFDATA3 0x0C61C 1061 #define IXGBE_RXBUFCTRL 0x03600 1062 #define IXGBE_RXBUFDATA0 0x03610 1063 #define IXGBE_RXBUFDATA1 0x03614 1064 #define IXGBE_RXBUFDATA2 0x03618 1065 #define IXGBE_RXBUFDATA3 0x0361C 1066 #define IXGBE_PCIE_DIAG(_i) (0x11090 + ((_i) * 4)) /* 8 of these */ 1067 #define IXGBE_RFVAL 0x050A4 1068 #define IXGBE_MDFTC1 0x042B8 1069 #define IXGBE_MDFTC2 0x042C0 1070 #define IXGBE_MDFTFIFO1 0x042C4 1071 #define IXGBE_MDFTFIFO2 0x042C8 1072 #define IXGBE_MDFTS 0x042CC 1073 #define IXGBE_RXDATAWRPTR(_i) (0x03700 + ((_i) * 4)) /* 8 of these 3700-370C*/ 1074 #define IXGBE_RXDESCWRPTR(_i) (0x03710 + ((_i) * 4)) /* 8 of these 3710-371C*/ 1075 #define IXGBE_RXDATARDPTR(_i) (0x03720 + ((_i) * 4)) /* 8 of these 3720-372C*/ 1076 #define IXGBE_RXDESCRDPTR(_i) (0x03730 + ((_i) * 4)) /* 8 of these 3730-373C*/ 1077 #define IXGBE_TXDATAWRPTR(_i) (0x0C700 + ((_i) * 4)) /* 8 of these C700-C70C*/ 1078 #define IXGBE_TXDESCWRPTR(_i) (0x0C710 + ((_i) * 4)) /* 8 of these C710-C71C*/ 1079 #define IXGBE_TXDATARDPTR(_i) (0x0C720 + ((_i) * 4)) /* 8 of these C720-C72C*/ 1080 #define IXGBE_TXDESCRDPTR(_i) (0x0C730 + ((_i) * 4)) /* 8 of these C730-C73C*/ 1081 #define IXGBE_PCIEECCCTL 0x1106C 1082 #define IXGBE_RXWRPTR(_i) (0x03100 + ((_i) * 4)) /* 8 of these 3100-310C*/ 1083 #define IXGBE_RXUSED(_i) (0x03120 + ((_i) * 4)) /* 8 of these 3120-312C*/ 1084 #define IXGBE_RXRDPTR(_i) (0x03140 + ((_i) * 4)) /* 8 of these 3140-314C*/ 1085 #define IXGBE_RXRDWRPTR(_i) (0x03160 + ((_i) * 4)) /* 8 of these 3160-310C*/ 1086 #define IXGBE_TXWRPTR(_i) (0x0C100 + ((_i) * 4)) /* 8 of these C100-C10C*/ 1087 #define IXGBE_TXUSED(_i) (0x0C120 + ((_i) * 4)) /* 8 of these C120-C12C*/ 1088 #define IXGBE_TXRDPTR(_i) (0x0C140 + ((_i) * 4)) /* 8 of these C140-C14C*/ 1089 #define IXGBE_TXRDWRPTR(_i) (0x0C160 + ((_i) * 4)) /* 8 of these C160-C10C*/ 1090 #define IXGBE_PCIEECCCTL0 0x11100 1091 #define IXGBE_PCIEECCCTL1 0x11104 1092 #define IXGBE_RXDBUECC 0x03F70 1093 #define IXGBE_TXDBUECC 0x0CF70 1094 #define IXGBE_RXDBUEST 0x03F74 1095 #define IXGBE_TXDBUEST 0x0CF74 1096 #define IXGBE_PBTXECC 0x0C300 1097 #define IXGBE_PBRXECC 0x03300 1098 #define IXGBE_GHECCR 0x110B0 1099 1100 /* MAC Registers */ 1101 #define IXGBE_PCS1GCFIG 0x04200 1102 #define IXGBE_PCS1GLCTL 0x04208 1103 #define IXGBE_PCS1GLSTA 0x0420C 1104 #define IXGBE_PCS1GDBG0 0x04210 1105 #define IXGBE_PCS1GDBG1 0x04214 1106 #define IXGBE_PCS1GANA 0x04218 1107 #define IXGBE_PCS1GANLP 0x0421C 1108 #define IXGBE_PCS1GANNP 0x04220 1109 #define IXGBE_PCS1GANLPNP 0x04224 1110 #define IXGBE_HLREG0 0x04240 1111 #define IXGBE_HLREG1 0x04244 1112 #define IXGBE_PAP 0x04248 1113 #define IXGBE_MACA 0x0424C 1114 #define IXGBE_APAE 0x04250 1115 #define IXGBE_ARD 0x04254 1116 #define IXGBE_AIS 0x04258 1117 #define IXGBE_MSCA 0x0425C 1118 #define IXGBE_MSRWD 0x04260 1119 #define IXGBE_MLADD 0x04264 1120 #define IXGBE_MHADD 0x04268 1121 #define IXGBE_MAXFRS 0x04268 1122 #define IXGBE_TREG 0x0426C 1123 #define IXGBE_PCSS1 0x04288 1124 #define IXGBE_PCSS2 0x0428C 1125 #define IXGBE_XPCSS 0x04290 1126 #define IXGBE_MFLCN 0x04294 1127 #define IXGBE_SERDESC 0x04298 1128 #define IXGBE_MACS 0x0429C 1129 #define IXGBE_AUTOC 0x042A0 1130 #define IXGBE_LINKS 0x042A4 1131 #define IXGBE_LINKS2 0x04324 1132 #define IXGBE_AUTOC2 0x042A8 1133 #define IXGBE_AUTOC3 0x042AC 1134 #define IXGBE_ANLP1 0x042B0 1135 #define IXGBE_ANLP2 0x042B4 1136 #define IXGBE_MACC 0x04330 1137 #define IXGBE_ATLASCTL 0x04800 1138 #define IXGBE_MMNGC 0x042D0 1139 #define IXGBE_ANLPNP1 0x042D4 1140 #define IXGBE_ANLPNP2 0x042D8 1141 #define IXGBE_KRPCSFC 0x042E0 1142 #define IXGBE_KRPCSS 0x042E4 1143 #define IXGBE_FECS1 0x042E8 1144 #define IXGBE_FECS2 0x042EC 1145 #define IXGBE_SMADARCTL 0x14F10 1146 #define IXGBE_MPVC 0x04318 1147 #define IXGBE_SGMIIC 0x04314 1148 1149 /* Statistics Registers */ 1150 #define IXGBE_RXNFGPC 0x041B0 1151 #define IXGBE_RXNFGBCL 0x041B4 1152 #define IXGBE_RXNFGBCH 0x041B8 1153 #define IXGBE_RXDGPC 0x02F50 1154 #define IXGBE_RXDGBCL 0x02F54 1155 #define IXGBE_RXDGBCH 0x02F58 1156 #define IXGBE_RXDDGPC 0x02F5C 1157 #define IXGBE_RXDDGBCL 0x02F60 1158 #define IXGBE_RXDDGBCH 0x02F64 1159 #define IXGBE_RXLPBKGPC 0x02F68 1160 #define IXGBE_RXLPBKGBCL 0x02F6C 1161 #define IXGBE_RXLPBKGBCH 0x02F70 1162 #define IXGBE_RXDLPBKGPC 0x02F74 1163 #define IXGBE_RXDLPBKGBCL 0x02F78 1164 #define IXGBE_RXDLPBKGBCH 0x02F7C 1165 #define IXGBE_TXDGPC 0x087A0 1166 #define IXGBE_TXDGBCL 0x087A4 1167 #define IXGBE_TXDGBCH 0x087A8 1168 1169 #define IXGBE_RXDSTATCTRL 0x02F40 1170 1171 /* Copper Pond 2 link timeout */ 1172 #define IXGBE_VALIDATE_LINK_READY_TIMEOUT 50 1173 1174 /* Omer CORECTL */ 1175 #define IXGBE_CORECTL 0x014F00 1176 /* BARCTRL */ 1177 #define IXGBE_BARCTRL 0x110F4 1178 #define IXGBE_BARCTRL_FLSIZE 0x0700 1179 #define IXGBE_BARCTRL_FLSIZE_SHIFT 8 1180 #define IXGBE_BARCTRL_CSRSIZE 0x2000 1181 1182 /* RSCCTL Bit Masks */ 1183 #define IXGBE_RSCCTL_RSCEN 0x01 1184 #define IXGBE_RSCCTL_MAXDESC_1 0x00 1185 #define IXGBE_RSCCTL_MAXDESC_4 0x04 1186 #define IXGBE_RSCCTL_MAXDESC_8 0x08 1187 #define IXGBE_RSCCTL_MAXDESC_16 0x0C 1188 1189 /* RSCDBU Bit Masks */ 1190 #define IXGBE_RSCDBU_RSCSMALDIS_MASK 0x0000007F 1191 #define IXGBE_RSCDBU_RSCACKDIS 0x00000080 1192 1193 /* RDRXCTL Bit Masks */ 1194 #define IXGBE_RDRXCTL_RDMTS_1_2 0x00000000 /* Rx Desc Min Threshold Size */ 1195 #define IXGBE_RDRXCTL_CRCSTRIP 0x00000002 /* CRC Strip */ 1196 #define IXGBE_RDRXCTL_PSP 0x00000004 /* Pad small packet */ 1197 #define IXGBE_RDRXCTL_MVMEN 0x00000020 1198 #define IXGBE_RDRXCTL_DMAIDONE 0x00000008 /* DMA init cycle done */ 1199 #define IXGBE_RDRXCTL_AGGDIS 0x00010000 /* Aggregation disable */ 1200 #define IXGBE_RDRXCTL_RSCFRSTSIZE 0x003E0000 /* RSC First packet size */ 1201 #define IXGBE_RDRXCTL_RSCLLIDIS 0x00800000 /* Disable RSC compl on LLI */ 1202 #define IXGBE_RDRXCTL_RSCACKC 0x02000000 /* must set 1 when RSC enabled */ 1203 #define IXGBE_RDRXCTL_FCOE_WRFIX 0x04000000 /* must set 1 when RSC enabled */ 1204 1205 /* RQTC Bit Masks and Shifts */ 1206 #define IXGBE_RQTC_SHIFT_TC(_i) ((_i) * 4) 1207 #define IXGBE_RQTC_TC0_MASK (0x7 << 0) 1208 #define IXGBE_RQTC_TC1_MASK (0x7 << 4) 1209 #define IXGBE_RQTC_TC2_MASK (0x7 << 8) 1210 #define IXGBE_RQTC_TC3_MASK (0x7 << 12) 1211 #define IXGBE_RQTC_TC4_MASK (0x7 << 16) 1212 #define IXGBE_RQTC_TC5_MASK (0x7 << 20) 1213 #define IXGBE_RQTC_TC6_MASK (0x7 << 24) 1214 #define IXGBE_RQTC_TC7_MASK (0x7 << 28) 1215 1216 /* PSRTYPE.RQPL Bit masks and shift */ 1217 #define IXGBE_PSRTYPE_RQPL_MASK 0x7 1218 #define IXGBE_PSRTYPE_RQPL_SHIFT 29 1219 1220 /* CTRL Bit Masks */ 1221 #define IXGBE_CTRL_GIO_DIS 0x00000004 /* Global IO Master Disable bit */ 1222 #define IXGBE_CTRL_LNK_RST 0x00000008 /* Link Reset. Resets everything. */ 1223 #define IXGBE_CTRL_RST 0x04000000 /* Reset (SW) */ 1224 #define IXGBE_CTRL_RST_MASK (IXGBE_CTRL_LNK_RST | IXGBE_CTRL_RST) 1225 1226 /* FACTPS */ 1227 #define IXGBE_FACTPS_MNGCG 0x20000000 /* Manageblility Clock Gated */ 1228 #define IXGBE_FACTPS_LFS 0x40000000 /* LAN Function Select */ 1229 1230 /* MHADD Bit Masks */ 1231 #define IXGBE_MHADD_MFS_MASK 0xFFFF0000 1232 #define IXGBE_MHADD_MFS_SHIFT 16 1233 1234 /* Extended Device Control */ 1235 #define IXGBE_CTRL_EXT_PFRSTD 0x00004000 /* Physical Function Reset Done */ 1236 #define IXGBE_CTRL_EXT_NS_DIS 0x00010000 /* No Snoop disable */ 1237 #define IXGBE_CTRL_EXT_RO_DIS 0x00020000 /* Relaxed Ordering disable */ 1238 #define IXGBE_CTRL_EXT_DRV_LOAD 0x10000000 /* Driver loaded bit for FW */ 1239 1240 /* Direct Cache Access (DCA) definitions */ 1241 #define IXGBE_DCA_CTRL_DCA_ENABLE 0x00000000 /* DCA Enable */ 1242 #define IXGBE_DCA_CTRL_DCA_DISABLE 0x00000001 /* DCA Disable */ 1243 1244 #define IXGBE_DCA_CTRL_DCA_MODE_CB1 0x00 /* DCA Mode CB1 */ 1245 #define IXGBE_DCA_CTRL_DCA_MODE_CB2 0x02 /* DCA Mode CB2 */ 1246 1247 #define IXGBE_DCA_RXCTRL_CPUID_MASK 0x0000001F /* Rx CPUID Mask */ 1248 #define IXGBE_DCA_RXCTRL_CPUID_MASK_82599 0xFF000000 /* Rx CPUID Mask */ 1249 #define IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599 24 /* Rx CPUID Shift */ 1250 #define IXGBE_DCA_RXCTRL_DESC_DCA_EN (1 << 5) /* DCA Rx Desc enable */ 1251 #define IXGBE_DCA_RXCTRL_HEAD_DCA_EN (1 << 6) /* DCA Rx Desc header enable */ 1252 #define IXGBE_DCA_RXCTRL_DATA_DCA_EN (1 << 7) /* DCA Rx Desc payload enable */ 1253 #define IXGBE_DCA_RXCTRL_DESC_RRO_EN (1 << 9) /* DCA Rx rd Desc Relax Order */ 1254 #define IXGBE_DCA_RXCTRL_DATA_WRO_EN (1 << 13) /* Rx wr data Relax Order */ 1255 #define IXGBE_DCA_RXCTRL_HEAD_WRO_EN (1 << 15) /* Rx wr header RO */ 1256 1257 #define IXGBE_DCA_TXCTRL_CPUID_MASK 0x0000001F /* Tx CPUID Mask */ 1258 #define IXGBE_DCA_TXCTRL_CPUID_MASK_82599 0xFF000000 /* Tx CPUID Mask */ 1259 #define IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599 24 /* Tx CPUID Shift */ 1260 #define IXGBE_DCA_TXCTRL_DESC_DCA_EN (1 << 5) /* DCA Tx Desc enable */ 1261 #define IXGBE_DCA_TXCTRL_DESC_RRO_EN (1 << 9) /* Tx rd Desc Relax Order */ 1262 #define IXGBE_DCA_TXCTRL_DESC_WRO_EN (1 << 11) /* Tx Desc writeback RO bit */ 1263 #define IXGBE_DCA_TXCTRL_DATA_RRO_EN (1 << 13) /* Tx rd data Relax Order */ 1264 #define IXGBE_DCA_MAX_QUEUES_82598 16 /* DCA regs only on 16 queues */ 1265 1266 /* MSCA Bit Masks */ 1267 #define IXGBE_MSCA_NP_ADDR_MASK 0x0000FFFF /* MDI Address (new protocol) */ 1268 #define IXGBE_MSCA_NP_ADDR_SHIFT 0 1269 #define IXGBE_MSCA_DEV_TYPE_MASK 0x001F0000 /* Device Type (new protocol) */ 1270 #define IXGBE_MSCA_DEV_TYPE_SHIFT 16 /* Register Address (old protocol */ 1271 #define IXGBE_MSCA_PHY_ADDR_MASK 0x03E00000 /* PHY Address mask */ 1272 #define IXGBE_MSCA_PHY_ADDR_SHIFT 21 /* PHY Address shift*/ 1273 #define IXGBE_MSCA_OP_CODE_MASK 0x0C000000 /* OP CODE mask */ 1274 #define IXGBE_MSCA_OP_CODE_SHIFT 26 /* OP CODE shift */ 1275 #define IXGBE_MSCA_ADDR_CYCLE 0x00000000 /* OP CODE 00 (addr cycle) */ 1276 #define IXGBE_MSCA_WRITE 0x04000000 /* OP CODE 01 (write) */ 1277 #define IXGBE_MSCA_READ 0x0C000000 /* OP CODE 11 (read) */ 1278 #define IXGBE_MSCA_READ_AUTOINC 0x08000000 /* OP CODE 10 (read, auto inc)*/ 1279 #define IXGBE_MSCA_ST_CODE_MASK 0x30000000 /* ST Code mask */ 1280 #define IXGBE_MSCA_ST_CODE_SHIFT 28 /* ST Code shift */ 1281 #define IXGBE_MSCA_NEW_PROTOCOL 0x00000000 /* ST CODE 00 (new protocol) */ 1282 #define IXGBE_MSCA_OLD_PROTOCOL 0x10000000 /* ST CODE 01 (old protocol) */ 1283 #define IXGBE_MSCA_MDI_COMMAND 0x40000000 /* Initiate MDI command */ 1284 #define IXGBE_MSCA_MDI_IN_PROG_EN 0x80000000 /* MDI in progress enable */ 1285 1286 /* MSRWD bit masks */ 1287 #define IXGBE_MSRWD_WRITE_DATA_MASK 0x0000FFFF 1288 #define IXGBE_MSRWD_WRITE_DATA_SHIFT 0 1289 #define IXGBE_MSRWD_READ_DATA_MASK 0xFFFF0000 1290 #define IXGBE_MSRWD_READ_DATA_SHIFT 16 1291 1292 /* Atlas registers */ 1293 #define IXGBE_ATLAS_PDN_LPBK 0x24 1294 #define IXGBE_ATLAS_PDN_10G 0xB 1295 #define IXGBE_ATLAS_PDN_1G 0xC 1296 #define IXGBE_ATLAS_PDN_AN 0xD 1297 1298 /* Atlas bit masks */ 1299 #define IXGBE_ATLASCTL_WRITE_CMD 0x00010000 1300 #define IXGBE_ATLAS_PDN_TX_REG_EN 0x10 1301 #define IXGBE_ATLAS_PDN_TX_10G_QL_ALL 0xF0 1302 #define IXGBE_ATLAS_PDN_TX_1G_QL_ALL 0xF0 1303 #define IXGBE_ATLAS_PDN_TX_AN_QL_ALL 0xF0 1304 1305 /* Omer bit masks */ 1306 #define IXGBE_CORECTL_WRITE_CMD 0x00010000 1307 1308 /* MDIO definitions */ 1309 1310 #define IXGBE_MDIO_PMA_PMD_DEV_TYPE 0x1 1311 #define IXGBE_MDIO_PCS_DEV_TYPE 0x3 1312 #define IXGBE_MDIO_PHY_XS_DEV_TYPE 0x4 1313 #define IXGBE_MDIO_AUTO_NEG_DEV_TYPE 0x7 1314 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_DEV_TYPE 0x1E /* Device 30 */ 1315 #define IXGBE_TWINAX_DEV 1 1316 1317 #define IXGBE_MDIO_COMMAND_TIMEOUT 100 /* PHY Timeout for 1 GB mode */ 1318 1319 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_CONTROL 0x0 /* VS1 Control Reg */ 1320 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_STATUS 0x1 /* VS1 Status Reg */ 1321 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_LINK_STATUS 0x0008 /* 1 = Link Up */ 1322 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_SPEED_STATUS 0x0010 /* 0 - 10G, 1 - 1G */ 1323 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_10G_SPEED 0x0018 1324 #define IXGBE_MDIO_VENDOR_SPECIFIC_1_1G_SPEED 0x0010 1325 1326 #define IXGBE_MDIO_AUTO_NEG_CONTROL 0x0 /* AUTO_NEG Control Reg */ 1327 #define IXGBE_MDIO_AUTO_NEG_STATUS 0x1 /* AUTO_NEG Status Reg */ 1328 #define IXGBE_MDIO_AUTO_NEG_VENDOR_STAT 0xC800 /* AUTO_NEG Vendor Status Reg */ 1329 #define IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM 0xCC00 /* AUTO_NEG Vendor TX Reg */ 1330 #define IXGBE_MDIO_AUTO_NEG_VENDOR_TX_ALARM2 0xCC01 /* AUTO_NEG Vendor Tx Reg */ 1331 #define IXGBE_MDIO_AUTO_NEG_VEN_LSC 0x1 /* AUTO_NEG Vendor Tx LSC */ 1332 #define IXGBE_MDIO_AUTO_NEG_ADVT 0x10 /* AUTO_NEG Advt Reg */ 1333 #define IXGBE_MDIO_AUTO_NEG_LP 0x13 /* AUTO_NEG LP Status Reg */ 1334 #define IXGBE_MDIO_AUTO_NEG_EEE_ADVT 0x3C /* AUTO_NEG EEE Advt Reg */ 1335 1336 #define IXGBE_MDIO_PHY_SET_LOW_POWER_MODE 0x0800 /* Set low power mode */ 1337 #define IXGBE_AUTO_NEG_LP_STATUS 0xE820 /* AUTO NEG Rx LP Status Reg */ 1338 #define IXGBE_AUTO_NEG_LP_1000BASE_CAP 0x8000 /* AUTO NEG Rx LP 1000BaseT */ 1339 #define IXGBE_MDIO_TX_VENDOR_ALARMS_3 0xCC02 /* Vendor Alarms 3 Reg */ 1340 #define IXGBE_MDIO_TX_VENDOR_ALARMS_3_RST_MASK 0x3 /* PHY Reset Complete Mask */ 1341 #define IXGBE_MDIO_GLOBAL_RES_PR_10 0xC479 /* Global Resv Provisioning 10 Reg */ 1342 #define IXGBE_MDIO_POWER_UP_STALL 0x8000 /* Power Up Stall */ 1343 #define IXGBE_MDIO_GLOBAL_INT_CHIP_STD_MASK 0xFF00 /* int std mask */ 1344 #define IXGBE_MDIO_GLOBAL_CHIP_STD_INT_FLAG 0xFC00 /* chip std int flag */ 1345 #define IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_MASK 0xFF01 /* int chip-wide mask */ 1346 #define IXGBE_MDIO_GLOBAL_INT_CHIP_VEN_FLAG 0xFC01 /* int chip-wide mask */ 1347 #define IXGBE_MDIO_GLOBAL_ALARM_1 0xCC00 /* Global alarm 1 */ 1348 #define IXGBE_MDIO_GLOBAL_ALM_1_HI_TMP_FAIL 0x4000 /* high temp failure */ 1349 #define IXGBE_MDIO_GLOBAL_INT_MASK 0xD400 /* Global int mask */ 1350 /* autoneg vendor alarm int enable */ 1351 #define IXGBE_MDIO_GLOBAL_AN_VEN_ALM_INT_EN 0x1000 1352 #define IXGBE_MDIO_GLOBAL_ALARM_1_INT 0x4 /* int in Global alarm 1 */ 1353 #define IXGBE_MDIO_GLOBAL_VEN_ALM_INT_EN 0x1 /* vendor alarm int enable */ 1354 #define IXGBE_MDIO_GLOBAL_STD_ALM2_INT 0x200 /* vendor alarm2 int mask */ 1355 #define IXGBE_MDIO_GLOBAL_INT_HI_TEMP_EN 0x4000 /* int high temp enable */ 1356 1357 #define IXGBE_MDIO_PMA_PMD_SDA_SCL_ADDR 0xC30A /* PHY_XS SDA/SCL Addr Reg */ 1358 #define IXGBE_MDIO_PMA_PMD_SDA_SCL_DATA 0xC30B /* PHY_XS SDA/SCL Data Reg */ 1359 #define IXGBE_MDIO_PMA_PMD_SDA_SCL_STAT 0xC30C /* PHY_XS SDA/SCL Stat Reg */ 1360 #define IXGBE_MDIO_PMA_TX_VEN_LASI_INT_MASK 0xD401 /* PHY TX Vendor LASI */ 1361 #define IXGBE_MDIO_PMA_TX_VEN_LASI_INT_EN 0x1 /* PHY TX Vendor LASI enable */ 1362 #define IXGBE_MDIO_PMD_STD_TX_DISABLE_CNTR 0x9 /* Standard Tx Dis Reg */ 1363 #define IXGBE_MDIO_PMD_GLOBAL_TX_DISABLE 0x0001 /* PMD Global Tx Dis */ 1364 1365 /* MII clause 22/28 definitions */ 1366 #define IXGBE_MII_AUTONEG_VENDOR_PROVISION_1_REG 0xC400 /* 1G Provisioning 1 */ 1367 #define IXGBE_MII_AUTONEG_XNP_TX_REG 0x17 /* 1G XNP Transmit */ 1368 #define IXGBE_MII_1GBASE_T_ADVERTISE_XNP_TX 0x4000 /* full duplex, bit:14*/ 1369 #define IXGBE_MII_1GBASE_T_ADVERTISE 0x8000 /* full duplex, bit:15*/ 1370 #define IXGBE_MII_AUTONEG_REG 0x0 1371 1372 #define IXGBE_PHY_REVISION_MASK 0xFFFFFFF0 1373 #define IXGBE_MAX_PHY_ADDR 32 1374 1375 /* PHY IDs*/ 1376 #define TN1010_PHY_ID 0x00A19410 1377 #define TNX_FW_REV 0xB 1378 #define X540_PHY_ID 0x01540200 1379 #define X550_PHY_ID 0x01540220 1380 #define X557_PHY_ID 0x01540240 1381 #define QT2022_PHY_ID 0x0043A400 1382 #define ATH_PHY_ID 0x03429050 1383 #define AQ_FW_REV 0x20 1384 1385 /* PHY Types */ 1386 #define IXGBE_M88E1145_E_PHY_ID 0x01410CD0 1387 1388 /* Special PHY Init Routine */ 1389 #define IXGBE_PHY_INIT_OFFSET_NL 0x002B 1390 #define IXGBE_PHY_INIT_END_NL 0xFFFF 1391 #define IXGBE_CONTROL_MASK_NL 0xF000 1392 #define IXGBE_DATA_MASK_NL 0x0FFF 1393 #define IXGBE_CONTROL_SHIFT_NL 12 1394 #define IXGBE_DELAY_NL 0 1395 #define IXGBE_DATA_NL 1 1396 #define IXGBE_CONTROL_NL 0x000F 1397 #define IXGBE_CONTROL_EOL_NL 0x0FFF 1398 #define IXGBE_CONTROL_SOL_NL 0x0000 1399 1400 /* General purpose Interrupt Enable */ 1401 #define IXGBE_SDP0_GPIEN_8259X 0x00000001 /* SDP0 */ 1402 #define IXGBE_SDP1_GPIEN_8259X 0x00000002 /* SDP1 */ 1403 #define IXGBE_SDP2_GPIEN_8259X 0x00000004 /* SDP2 */ 1404 #define IXGBE_SDP0_GPIEN_X540 0x00000002 /* SDP0 on X540 and X550 */ 1405 #define IXGBE_SDP1_GPIEN_X540 0x00000004 /* SDP1 on X540 and X550 */ 1406 #define IXGBE_SDP2_GPIEN_X540 0x00000008 /* SDP2 on X540 and X550 */ 1407 #define IXGBE_SDP0_GPIEN_X550 IXGBE_SDP0_GPIEN_X540 1408 #define IXGBE_SDP1_GPIEN_X550 IXGBE_SDP1_GPIEN_X540 1409 #define IXGBE_SDP2_GPIEN_X550 IXGBE_SDP2_GPIEN_X540 1410 #define IXGBE_SDP0_GPIEN_X550EM_x IXGBE_SDP0_GPIEN_X540 1411 #define IXGBE_SDP1_GPIEN_X550EM_x IXGBE_SDP1_GPIEN_X540 1412 #define IXGBE_SDP2_GPIEN_X550EM_x IXGBE_SDP2_GPIEN_X540 1413 #define IXGBE_SDP0_GPIEN_X550EM_a IXGBE_SDP0_GPIEN_X540 1414 #define IXGBE_SDP1_GPIEN_X550EM_a IXGBE_SDP1_GPIEN_X540 1415 #define IXGBE_SDP2_GPIEN_X550EM_a IXGBE_SDP2_GPIEN_X540 1416 #define IXGBE_SDP0_GPIEN(_hw) IXGBE_BY_MAC((_hw), SDP0_GPIEN) 1417 #define IXGBE_SDP1_GPIEN(_hw) IXGBE_BY_MAC((_hw), SDP1_GPIEN) 1418 #define IXGBE_SDP2_GPIEN(_hw) IXGBE_BY_MAC((_hw), SDP2_GPIEN) 1419 1420 #define IXGBE_GPIE_MSIX_MODE 0x00000010 /* MSI-X mode */ 1421 #define IXGBE_GPIE_OCD 0x00000020 /* Other Clear Disable */ 1422 #define IXGBE_GPIE_EIMEN 0x00000040 /* Immediate Interrupt Enable */ 1423 #define IXGBE_GPIE_EIAME 0x40000000 1424 #define IXGBE_GPIE_PBA_SUPPORT 0x80000000 1425 #define IXGBE_GPIE_RSC_DELAY_SHIFT 11 1426 #define IXGBE_GPIE_VTMODE_MASK 0x0000C000 /* VT Mode Mask */ 1427 #define IXGBE_GPIE_VTMODE_16 0x00004000 /* 16 VFs 8 queues per VF */ 1428 #define IXGBE_GPIE_VTMODE_32 0x00008000 /* 32 VFs 4 queues per VF */ 1429 #define IXGBE_GPIE_VTMODE_64 0x0000C000 /* 64 VFs 2 queues per VF */ 1430 1431 /* Packet Buffer Initialization */ 1432 #define IXGBE_TXPBSIZE_20KB 0x00005000 /* 20KB Packet Buffer */ 1433 #define IXGBE_TXPBSIZE_40KB 0x0000A000 /* 40KB Packet Buffer */ 1434 #define IXGBE_RXPBSIZE_48KB 0x0000C000 /* 48KB Packet Buffer */ 1435 #define IXGBE_RXPBSIZE_64KB 0x00010000 /* 64KB Packet Buffer */ 1436 #define IXGBE_RXPBSIZE_80KB 0x00014000 /* 80KB Packet Buffer */ 1437 #define IXGBE_RXPBSIZE_128KB 0x00020000 /* 128KB Packet Buffer */ 1438 #define IXGBE_RXPBSIZE_MAX 0x00080000 /* 512KB Packet Buffer*/ 1439 #define IXGBE_TXPBSIZE_MAX 0x00028000 /* 160KB Packet Buffer*/ 1440 1441 #define IXGBE_TXPKT_SIZE_MAX 0xA /* Max Tx Packet size */ 1442 #define IXGBE_MAX_PB 8 1443 1444 /* Packet buffer allocation strategies */ 1445 enum { 1446 PBA_STRATEGY_EQUAL = 0, /* Distribute PB space equally */ 1447 #define PBA_STRATEGY_EQUAL PBA_STRATEGY_EQUAL 1448 PBA_STRATEGY_WEIGHTED = 1, /* Weight front half of TCs */ 1449 #define PBA_STRATEGY_WEIGHTED PBA_STRATEGY_WEIGHTED 1450 }; 1451 1452 /* Transmit Flow Control status */ 1453 #define IXGBE_TFCS_TXOFF 0x00000001 1454 #define IXGBE_TFCS_TXOFF0 0x00000100 1455 #define IXGBE_TFCS_TXOFF1 0x00000200 1456 #define IXGBE_TFCS_TXOFF2 0x00000400 1457 #define IXGBE_TFCS_TXOFF3 0x00000800 1458 #define IXGBE_TFCS_TXOFF4 0x00001000 1459 #define IXGBE_TFCS_TXOFF5 0x00002000 1460 #define IXGBE_TFCS_TXOFF6 0x00004000 1461 #define IXGBE_TFCS_TXOFF7 0x00008000 1462 1463 /* TCP Timer */ 1464 #define IXGBE_TCPTIMER_KS 0x00000100 1465 #define IXGBE_TCPTIMER_COUNT_ENABLE 0x00000200 1466 #define IXGBE_TCPTIMER_COUNT_FINISH 0x00000400 1467 #define IXGBE_TCPTIMER_LOOP 0x00000800 1468 #define IXGBE_TCPTIMER_DURATION_MASK 0x000000FF 1469 1470 /* HLREG0 Bit Masks */ 1471 #define IXGBE_HLREG0_TXCRCEN 0x00000001 /* bit 0 */ 1472 #define IXGBE_HLREG0_RXCRCSTRP 0x00000002 /* bit 1 */ 1473 #define IXGBE_HLREG0_JUMBOEN 0x00000004 /* bit 2 */ 1474 #define IXGBE_HLREG0_TXPADEN 0x00000400 /* bit 10 */ 1475 #define IXGBE_HLREG0_TXPAUSEEN 0x00001000 /* bit 12 */ 1476 #define IXGBE_HLREG0_RXPAUSEEN 0x00004000 /* bit 14 */ 1477 #define IXGBE_HLREG0_LPBK 0x00008000 /* bit 15 */ 1478 #define IXGBE_HLREG0_MDCSPD 0x00010000 /* bit 16 */ 1479 #define IXGBE_HLREG0_CONTMDC 0x00020000 /* bit 17 */ 1480 #define IXGBE_HLREG0_CTRLFLTR 0x00040000 /* bit 18 */ 1481 #define IXGBE_HLREG0_PREPEND 0x00F00000 /* bits 20-23 */ 1482 #define IXGBE_HLREG0_PRIPAUSEEN 0x01000000 /* bit 24 */ 1483 #define IXGBE_HLREG0_RXPAUSERECDA 0x06000000 /* bits 25-26 */ 1484 #define IXGBE_HLREG0_RXLNGTHERREN 0x08000000 /* bit 27 */ 1485 #define IXGBE_HLREG0_RXPADSTRIPEN 0x10000000 /* bit 28 */ 1486 1487 /* VMD_CTL bitmasks */ 1488 #define IXGBE_VMD_CTL_VMDQ_EN 0x00000001 1489 #define IXGBE_VMD_CTL_VMDQ_FILTER 0x00000002 1490 1491 /* VT_CTL bitmasks */ 1492 #define IXGBE_VT_CTL_DIS_DEFPL 0x20000000 /* disable default pool */ 1493 #define IXGBE_VT_CTL_REPLEN 0x40000000 /* replication enabled */ 1494 #define IXGBE_VT_CTL_VT_ENABLE 0x00000001 /* Enable VT Mode */ 1495 #define IXGBE_VT_CTL_POOL_SHIFT 7 1496 #define IXGBE_VT_CTL_POOL_MASK (0x3F << IXGBE_VT_CTL_POOL_SHIFT) 1497 1498 /* VMOLR bitmasks */ 1499 #define IXGBE_VMOLR_AUPE 0x01000000 /* accept untagged packets */ 1500 #define IXGBE_VMOLR_ROMPE 0x02000000 /* accept packets in MTA tbl */ 1501 #define IXGBE_VMOLR_ROPE 0x04000000 /* accept packets in UC tbl */ 1502 #define IXGBE_VMOLR_BAM 0x08000000 /* accept broadcast packets */ 1503 #define IXGBE_VMOLR_MPE 0x10000000 /* multicast promiscuous */ 1504 1505 /* VFRE bitmask */ 1506 #define IXGBE_VFRE_ENABLE_ALL 0xFFFFFFFF 1507 1508 #define IXGBE_VF_INIT_TIMEOUT 200 /* Number of retries to clear RSTI */ 1509 1510 /* RDHMPN and TDHMPN bitmasks */ 1511 #define IXGBE_RDHMPN_RDICADDR 0x007FF800 1512 #define IXGBE_RDHMPN_RDICRDREQ 0x00800000 1513 #define IXGBE_RDHMPN_RDICADDR_SHIFT 11 1514 #define IXGBE_TDHMPN_TDICADDR 0x003FF800 1515 #define IXGBE_TDHMPN_TDICRDREQ 0x00800000 1516 #define IXGBE_TDHMPN_TDICADDR_SHIFT 11 1517 1518 #define IXGBE_RDMAM_MEM_SEL_SHIFT 13 1519 #define IXGBE_RDMAM_DWORD_SHIFT 9 1520 #define IXGBE_RDMAM_DESC_COMP_FIFO 1 1521 #define IXGBE_RDMAM_DFC_CMD_FIFO 2 1522 #define IXGBE_RDMAM_TCN_STATUS_RAM 4 1523 #define IXGBE_RDMAM_WB_COLL_FIFO 5 1524 #define IXGBE_RDMAM_QSC_CNT_RAM 6 1525 #define IXGBE_RDMAM_QSC_QUEUE_CNT 8 1526 #define IXGBE_RDMAM_QSC_QUEUE_RAM 0xA 1527 #define IXGBE_RDMAM_DESC_COM_FIFO_RANGE 135 1528 #define IXGBE_RDMAM_DESC_COM_FIFO_COUNT 4 1529 #define IXGBE_RDMAM_DFC_CMD_FIFO_RANGE 48 1530 #define IXGBE_RDMAM_DFC_CMD_FIFO_COUNT 7 1531 #define IXGBE_RDMAM_TCN_STATUS_RAM_RANGE 256 1532 #define IXGBE_RDMAM_TCN_STATUS_RAM_COUNT 9 1533 #define IXGBE_RDMAM_WB_COLL_FIFO_RANGE 8 1534 #define IXGBE_RDMAM_WB_COLL_FIFO_COUNT 4 1535 #define IXGBE_RDMAM_QSC_CNT_RAM_RANGE 64 1536 #define IXGBE_RDMAM_QSC_CNT_RAM_COUNT 4 1537 #define IXGBE_RDMAM_QSC_QUEUE_CNT_RANGE 32 1538 #define IXGBE_RDMAM_QSC_QUEUE_CNT_COUNT 4 1539 #define IXGBE_RDMAM_QSC_QUEUE_RAM_RANGE 128 1540 #define IXGBE_RDMAM_QSC_QUEUE_RAM_COUNT 8 1541 1542 #define IXGBE_TXDESCIC_READY 0x80000000 1543 1544 /* Receive Checksum Control */ 1545 #define IXGBE_RXCSUM_IPPCSE 0x00001000 /* IP payload checksum enable */ 1546 #define IXGBE_RXCSUM_PCSD 0x00002000 /* packet checksum disabled */ 1547 1548 /* FCRTL Bit Masks */ 1549 #define IXGBE_FCRTL_XONE 0x80000000 /* XON enable */ 1550 #define IXGBE_FCRTH_FCEN 0x80000000 /* Packet buffer fc enable */ 1551 1552 /* PAP bit masks*/ 1553 #define IXGBE_PAP_TXPAUSECNT_MASK 0x0000FFFF /* Pause counter mask */ 1554 1555 /* RMCS Bit Masks */ 1556 #define IXGBE_RMCS_RRM 0x00000002 /* Receive Recycle Mode enable */ 1557 /* Receive Arbitration Control: 0 Round Robin, 1 DFP */ 1558 #define IXGBE_RMCS_RAC 0x00000004 1559 #define IXGBE_RMCS_DFP IXGBE_RMCS_RAC /* Deficit Fixed Priority ena */ 1560 #define IXGBE_RMCS_TFCE_802_3X 0x00000008 /* Tx Priority FC ena */ 1561 #define IXGBE_RMCS_TFCE_PRIORITY 0x00000010 /* Tx Priority FC ena */ 1562 #define IXGBE_RMCS_ARBDIS 0x00000040 /* Arbitration disable bit */ 1563 1564 /* FCCFG Bit Masks */ 1565 #define IXGBE_FCCFG_TFCE_802_3X 0x00000008 /* Tx link FC enable */ 1566 #define IXGBE_FCCFG_TFCE_PRIORITY 0x00000010 /* Tx priority FC enable */ 1567 1568 /* Interrupt register bitmasks */ 1569 1570 /* Extended Interrupt Cause Read */ 1571 #define IXGBE_EICR_RTX_QUEUE 0x0000FFFF /* RTx Queue Interrupt */ 1572 #define IXGBE_EICR_FLOW_DIR 0x00010000 /* FDir Exception */ 1573 #define IXGBE_EICR_RX_MISS 0x00020000 /* Packet Buffer Overrun */ 1574 #define IXGBE_EICR_PCI 0x00040000 /* PCI Exception */ 1575 #define IXGBE_EICR_MAILBOX 0x00080000 /* VF to PF Mailbox Interrupt */ 1576 #define IXGBE_EICR_LSC 0x00100000 /* Link Status Change */ 1577 #define IXGBE_EICR_LINKSEC 0x00200000 /* PN Threshold */ 1578 #define IXGBE_EICR_MNG 0x00400000 /* Manageability Event Interrupt */ 1579 #define IXGBE_EICR_TS 0x00800000 /* Thermal Sensor Event */ 1580 #define IXGBE_EICR_TIMESYNC 0x01000000 /* Timesync Event */ 1581 #define IXGBE_EICR_GPI_SDP0_8259X 0x01000000 /* Gen Purpose INT on SDP0 */ 1582 #define IXGBE_EICR_GPI_SDP1_8259X 0x02000000 /* Gen Purpose INT on SDP1 */ 1583 #define IXGBE_EICR_GPI_SDP2_8259X 0x04000000 /* Gen Purpose INT on SDP2 */ 1584 #define IXGBE_EICR_GPI_SDP0_X540 0x02000000 1585 #define IXGBE_EICR_GPI_SDP1_X540 0x04000000 1586 #define IXGBE_EICR_GPI_SDP2_X540 0x08000000 1587 #define IXGBE_EICR_GPI_SDP0_X550 IXGBE_EICR_GPI_SDP0_X540 1588 #define IXGBE_EICR_GPI_SDP1_X550 IXGBE_EICR_GPI_SDP1_X540 1589 #define IXGBE_EICR_GPI_SDP2_X550 IXGBE_EICR_GPI_SDP2_X540 1590 #define IXGBE_EICR_GPI_SDP0_X550EM_x IXGBE_EICR_GPI_SDP0_X540 1591 #define IXGBE_EICR_GPI_SDP1_X550EM_x IXGBE_EICR_GPI_SDP1_X540 1592 #define IXGBE_EICR_GPI_SDP2_X550EM_x IXGBE_EICR_GPI_SDP2_X540 1593 #define IXGBE_EICR_GPI_SDP0_X550EM_a IXGBE_EICR_GPI_SDP0_X540 1594 #define IXGBE_EICR_GPI_SDP1_X550EM_a IXGBE_EICR_GPI_SDP1_X540 1595 #define IXGBE_EICR_GPI_SDP2_X550EM_a IXGBE_EICR_GPI_SDP2_X540 1596 #define IXGBE_EICR_GPI_SDP0(_hw) IXGBE_BY_MAC((_hw), EICR_GPI_SDP0) 1597 #define IXGBE_EICR_GPI_SDP1(_hw) IXGBE_BY_MAC((_hw), EICR_GPI_SDP1) 1598 #define IXGBE_EICR_GPI_SDP2(_hw) IXGBE_BY_MAC((_hw), EICR_GPI_SDP2) 1599 1600 #define IXGBE_EICR_ECC 0x10000000 /* ECC Error */ 1601 #define IXGBE_EICR_PBUR 0x10000000 /* Packet Buffer Handler Error */ 1602 #define IXGBE_EICR_DHER 0x20000000 /* Descriptor Handler Error */ 1603 #define IXGBE_EICR_TCP_TIMER 0x40000000 /* TCP Timer */ 1604 #define IXGBE_EICR_OTHER 0x80000000 /* Interrupt Cause Active */ 1605 1606 /* Extended Interrupt Cause Set */ 1607 #define IXGBE_EICS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */ 1608 #define IXGBE_EICS_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */ 1609 #define IXGBE_EICS_RX_MISS IXGBE_EICR_RX_MISS /* Pkt Buffer Overrun */ 1610 #define IXGBE_EICS_PCI IXGBE_EICR_PCI /* PCI Exception */ 1611 #define IXGBE_EICS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */ 1612 #define IXGBE_EICS_LSC IXGBE_EICR_LSC /* Link Status Change */ 1613 #define IXGBE_EICS_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */ 1614 #define IXGBE_EICS_TIMESYNC IXGBE_EICR_TIMESYNC /* Timesync Event */ 1615 #define IXGBE_EICS_GPI_SDP0(_hw) IXGBE_EICR_GPI_SDP0(_hw) 1616 #define IXGBE_EICS_GPI_SDP1(_hw) IXGBE_EICR_GPI_SDP1(_hw) 1617 #define IXGBE_EICS_GPI_SDP2(_hw) IXGBE_EICR_GPI_SDP2(_hw) 1618 #define IXGBE_EICS_ECC IXGBE_EICR_ECC /* ECC Error */ 1619 #define IXGBE_EICS_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */ 1620 #define IXGBE_EICS_DHER IXGBE_EICR_DHER /* Desc Handler Error */ 1621 #define IXGBE_EICS_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */ 1622 #define IXGBE_EICS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */ 1623 1624 /* Extended Interrupt Mask Set */ 1625 #define IXGBE_EIMS_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */ 1626 #define IXGBE_EIMS_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */ 1627 #define IXGBE_EIMS_RX_MISS IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */ 1628 #define IXGBE_EIMS_PCI IXGBE_EICR_PCI /* PCI Exception */ 1629 #define IXGBE_EIMS_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */ 1630 #define IXGBE_EIMS_LSC IXGBE_EICR_LSC /* Link Status Change */ 1631 #define IXGBE_EIMS_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */ 1632 #define IXGBE_EIMS_TS IXGBE_EICR_TS /* Thermel Sensor Event */ 1633 #define IXGBE_EIMS_TIMESYNC IXGBE_EICR_TIMESYNC /* Timesync Event */ 1634 #define IXGBE_EIMS_GPI_SDP0(_hw) IXGBE_EICR_GPI_SDP0(_hw) 1635 #define IXGBE_EIMS_GPI_SDP1(_hw) IXGBE_EICR_GPI_SDP1(_hw) 1636 #define IXGBE_EIMS_GPI_SDP2(_hw) IXGBE_EICR_GPI_SDP2(_hw) 1637 #define IXGBE_EIMS_ECC IXGBE_EICR_ECC /* ECC Error */ 1638 #define IXGBE_EIMS_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */ 1639 #define IXGBE_EIMS_DHER IXGBE_EICR_DHER /* Descr Handler Error */ 1640 #define IXGBE_EIMS_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */ 1641 #define IXGBE_EIMS_OTHER IXGBE_EICR_OTHER /* INT Cause Active */ 1642 1643 /* Extended Interrupt Mask Clear */ 1644 #define IXGBE_EIMC_RTX_QUEUE IXGBE_EICR_RTX_QUEUE /* RTx Queue Interrupt */ 1645 #define IXGBE_EIMC_FLOW_DIR IXGBE_EICR_FLOW_DIR /* FDir Exception */ 1646 #define IXGBE_EIMC_RX_MISS IXGBE_EICR_RX_MISS /* Packet Buffer Overrun */ 1647 #define IXGBE_EIMC_PCI IXGBE_EICR_PCI /* PCI Exception */ 1648 #define IXGBE_EIMC_MAILBOX IXGBE_EICR_MAILBOX /* VF to PF Mailbox Int */ 1649 #define IXGBE_EIMC_LSC IXGBE_EICR_LSC /* Link Status Change */ 1650 #define IXGBE_EIMC_MNG IXGBE_EICR_MNG /* MNG Event Interrupt */ 1651 #define IXGBE_EIMC_TIMESYNC IXGBE_EICR_TIMESYNC /* Timesync Event */ 1652 #define IXGBE_EIMC_GPI_SDP0(_hw) IXGBE_EICR_GPI_SDP0(_hw) 1653 #define IXGBE_EIMC_GPI_SDP1(_hw) IXGBE_EICR_GPI_SDP1(_hw) 1654 #define IXGBE_EIMC_GPI_SDP2(_hw) IXGBE_EICR_GPI_SDP2(_hw) 1655 #define IXGBE_EIMC_ECC IXGBE_EICR_ECC /* ECC Error */ 1656 #define IXGBE_EIMC_PBUR IXGBE_EICR_PBUR /* Pkt Buf Handler Err */ 1657 #define IXGBE_EIMC_DHER IXGBE_EICR_DHER /* Desc Handler Err */ 1658 #define IXGBE_EIMC_TCP_TIMER IXGBE_EICR_TCP_TIMER /* TCP Timer */ 1659 #define IXGBE_EIMC_OTHER IXGBE_EICR_OTHER /* INT Cause Active */ 1660 1661 #define IXGBE_EIMS_ENABLE_MASK ( \ 1662 IXGBE_EIMS_RTX_QUEUE | \ 1663 IXGBE_EIMS_LSC | \ 1664 IXGBE_EIMS_TCP_TIMER | \ 1665 IXGBE_EIMS_OTHER) 1666 1667 /* Immediate Interrupt Rx (A.K.A. Low Latency Interrupt) */ 1668 #define IXGBE_IMIR_PORT_IM_EN 0x00010000 /* TCP port enable */ 1669 #define IXGBE_IMIR_PORT_BP 0x00020000 /* TCP port check bypass */ 1670 #define IXGBE_IMIREXT_SIZE_BP 0x00001000 /* Packet size bypass */ 1671 #define IXGBE_IMIREXT_CTRL_URG 0x00002000 /* Check URG bit in header */ 1672 #define IXGBE_IMIREXT_CTRL_ACK 0x00004000 /* Check ACK bit in header */ 1673 #define IXGBE_IMIREXT_CTRL_PSH 0x00008000 /* Check PSH bit in header */ 1674 #define IXGBE_IMIREXT_CTRL_RST 0x00010000 /* Check RST bit in header */ 1675 #define IXGBE_IMIREXT_CTRL_SYN 0x00020000 /* Check SYN bit in header */ 1676 #define IXGBE_IMIREXT_CTRL_FIN 0x00040000 /* Check FIN bit in header */ 1677 #define IXGBE_IMIREXT_CTRL_BP 0x00080000 /* Bypass check of control bits */ 1678 #define IXGBE_IMIR_SIZE_BP_82599 0x00001000 /* Packet size bypass */ 1679 #define IXGBE_IMIR_CTRL_URG_82599 0x00002000 /* Check URG bit in header */ 1680 #define IXGBE_IMIR_CTRL_ACK_82599 0x00004000 /* Check ACK bit in header */ 1681 #define IXGBE_IMIR_CTRL_PSH_82599 0x00008000 /* Check PSH bit in header */ 1682 #define IXGBE_IMIR_CTRL_RST_82599 0x00010000 /* Check RST bit in header */ 1683 #define IXGBE_IMIR_CTRL_SYN_82599 0x00020000 /* Check SYN bit in header */ 1684 #define IXGBE_IMIR_CTRL_FIN_82599 0x00040000 /* Check FIN bit in header */ 1685 #define IXGBE_IMIR_CTRL_BP_82599 0x00080000 /* Bypass check of control bits */ 1686 #define IXGBE_IMIR_LLI_EN_82599 0x00100000 /* Enables low latency Int */ 1687 #define IXGBE_IMIR_RX_QUEUE_MASK_82599 0x0000007F /* Rx Queue Mask */ 1688 #define IXGBE_IMIR_RX_QUEUE_SHIFT_82599 21 /* Rx Queue Shift */ 1689 #define IXGBE_IMIRVP_PRIORITY_MASK 0x00000007 /* VLAN priority mask */ 1690 #define IXGBE_IMIRVP_PRIORITY_EN 0x00000008 /* VLAN priority enable */ 1691 1692 #define IXGBE_MAX_FTQF_FILTERS 128 1693 #define IXGBE_FTQF_PROTOCOL_MASK 0x00000003 1694 #define IXGBE_FTQF_PROTOCOL_TCP 0x00000000 1695 #define IXGBE_FTQF_PROTOCOL_UDP 0x00000001 1696 #define IXGBE_FTQF_PROTOCOL_SCTP 2 1697 #define IXGBE_FTQF_PRIORITY_MASK 0x00000007 1698 #define IXGBE_FTQF_PRIORITY_SHIFT 2 1699 #define IXGBE_FTQF_POOL_MASK 0x0000003F 1700 #define IXGBE_FTQF_POOL_SHIFT 8 1701 #define IXGBE_FTQF_5TUPLE_MASK_MASK 0x0000001F 1702 #define IXGBE_FTQF_5TUPLE_MASK_SHIFT 25 1703 #define IXGBE_FTQF_SOURCE_ADDR_MASK 0x1E 1704 #define IXGBE_FTQF_DEST_ADDR_MASK 0x1D 1705 #define IXGBE_FTQF_SOURCE_PORT_MASK 0x1B 1706 #define IXGBE_FTQF_DEST_PORT_MASK 0x17 1707 #define IXGBE_FTQF_PROTOCOL_COMP_MASK 0x0F 1708 #define IXGBE_FTQF_POOL_MASK_EN 0x40000000 1709 #define IXGBE_FTQF_QUEUE_ENABLE 0x80000000 1710 1711 /* Interrupt clear mask */ 1712 #define IXGBE_IRQ_CLEAR_MASK 0xFFFFFFFF 1713 1714 /* Interrupt Vector Allocation Registers */ 1715 #define IXGBE_IVAR_REG_NUM 25 1716 #define IXGBE_IVAR_REG_NUM_82599 64 1717 #define IXGBE_IVAR_TXRX_ENTRY 96 1718 #define IXGBE_IVAR_RX_ENTRY 64 1719 #define IXGBE_IVAR_RX_QUEUE(_i) (0 + (_i)) 1720 #define IXGBE_IVAR_TX_QUEUE(_i) (64 + (_i)) 1721 #define IXGBE_IVAR_TX_ENTRY 32 1722 1723 #define IXGBE_IVAR_TCP_TIMER_INDEX 96 /* 0 based index */ 1724 #define IXGBE_IVAR_OTHER_CAUSES_INDEX 97 /* 0 based index */ 1725 1726 #define IXGBE_MSIX_VECTOR(_i) (0 + (_i)) 1727 1728 #define IXGBE_IVAR_ALLOC_VAL 0x80 /* Interrupt Allocation valid */ 1729 1730 /* ETYPE Queue Filter/Select Bit Masks */ 1731 #define IXGBE_MAX_ETQF_FILTERS 8 1732 #define IXGBE_ETQF_FCOE 0x08000000 /* bit 27 */ 1733 #define IXGBE_ETQF_BCN 0x10000000 /* bit 28 */ 1734 #define IXGBE_ETQF_TX_ANTISPOOF 0x20000000 /* bit 29 */ 1735 #define IXGBE_ETQF_1588 0x40000000 /* bit 30 */ 1736 #define IXGBE_ETQF_FILTER_EN 0x80000000 /* bit 31 */ 1737 #define IXGBE_ETQF_POOL_ENABLE (1 << 26) /* bit 26 */ 1738 #define IXGBE_ETQF_POOL_SHIFT 20 1739 1740 #define IXGBE_ETQS_RX_QUEUE 0x007F0000 /* bits 22:16 */ 1741 #define IXGBE_ETQS_RX_QUEUE_SHIFT 16 1742 #define IXGBE_ETQS_LLI 0x20000000 /* bit 29 */ 1743 #define IXGBE_ETQS_QUEUE_EN 0x80000000 /* bit 31 */ 1744 1745 /* 1746 * ETQF filter list: one static filter per filter consumer. This is 1747 * to avoid filter collisions later. Add new filters 1748 * here!! 1749 * 1750 * Current filters: 1751 * EAPOL 802.1x (0x888e): Filter 0 1752 * FCoE (0x8906): Filter 2 1753 * 1588 (0x88f7): Filter 3 1754 * FIP (0x8914): Filter 4 1755 * LLDP (0x88CC): Filter 5 1756 * LACP (0x8809): Filter 6 1757 * FC (0x8808): Filter 7 1758 */ 1759 #define IXGBE_ETQF_FILTER_EAPOL 0 1760 #define IXGBE_ETQF_FILTER_FCOE 2 1761 #define IXGBE_ETQF_FILTER_1588 3 1762 #define IXGBE_ETQF_FILTER_FIP 4 1763 #define IXGBE_ETQF_FILTER_LLDP 5 1764 #define IXGBE_ETQF_FILTER_LACP 6 1765 #define IXGBE_ETQF_FILTER_FC 7 1766 1767 /* VLAN Control Bit Masks */ 1768 #define IXGBE_VLNCTRL_VET 0x0000FFFF /* bits 0-15 */ 1769 #define IXGBE_VLNCTRL_CFI 0x10000000 /* bit 28 */ 1770 #define IXGBE_VLNCTRL_CFIEN 0x20000000 /* bit 29 */ 1771 #define IXGBE_VLNCTRL_VFE 0x40000000 /* bit 30 */ 1772 #define IXGBE_VLNCTRL_VME 0x80000000 /* bit 31 */ 1773 1774 /* VLAN pool filtering masks */ 1775 #define IXGBE_VLVF_VIEN 0x80000000 /* filter is valid */ 1776 #define IXGBE_VLVF_ENTRIES 64 1777 #define IXGBE_VLVF_VLANID_MASK 0x00000FFF 1778 1779 /* Per VF Port VLAN insertion rules */ 1780 #define IXGBE_VMVIR_VLANA_DEFAULT 0x40000000 /* Always use default VLAN */ 1781 #define IXGBE_VMVIR_VLANA_NEVER 0x80000000 /* Never insert VLAN tag */ 1782 1783 #define IXGBE_ETHERNET_IEEE_VLAN_TYPE 0x8100 /* 802.1q protocol */ 1784 1785 /* STATUS Bit Masks */ 1786 #define IXGBE_STATUS_LAN_ID 0x0000000C /* LAN ID */ 1787 #define IXGBE_STATUS_LAN_ID_SHIFT 2 /* LAN ID Shift*/ 1788 #define IXGBE_STATUS_GIO 0x00080000 /* GIO Master Enable Status */ 1789 1790 #define IXGBE_STATUS_LAN_ID_0 0x00000000 /* LAN ID 0 */ 1791 #define IXGBE_STATUS_LAN_ID_1 0x00000004 /* LAN ID 1 */ 1792 1793 /* ESDP Bit Masks */ 1794 #define IXGBE_ESDP_SDP0 0x00000001 /* SDP0 Data Value */ 1795 #define IXGBE_ESDP_SDP1 0x00000002 /* SDP1 Data Value */ 1796 #define IXGBE_ESDP_SDP2 0x00000004 /* SDP2 Data Value */ 1797 #define IXGBE_ESDP_SDP3 0x00000008 /* SDP3 Data Value */ 1798 #define IXGBE_ESDP_SDP4 0x00000010 /* SDP4 Data Value */ 1799 #define IXGBE_ESDP_SDP5 0x00000020 /* SDP5 Data Value */ 1800 #define IXGBE_ESDP_SDP6 0x00000040 /* SDP6 Data Value */ 1801 #define IXGBE_ESDP_SDP0_DIR 0x00000100 /* SDP0 IO direction */ 1802 #define IXGBE_ESDP_SDP1_DIR 0x00000200 /* SDP1 IO direction */ 1803 #define IXGBE_ESDP_SDP4_DIR 0x00000004 /* SDP4 IO direction */ 1804 #define IXGBE_ESDP_SDP5_DIR 0x00002000 /* SDP5 IO direction */ 1805 #define IXGBE_ESDP_SDP0_NATIVE 0x00010000 /* SDP0 Native Function */ 1806 #define IXGBE_ESDP_SDP1_NATIVE 0x00020000 /* SDP1 IO mode */ 1807 1808 /* LEDCTL Bit Masks */ 1809 #define IXGBE_LED_IVRT_BASE 0x00000040 1810 #define IXGBE_LED_BLINK_BASE 0x00000080 1811 #define IXGBE_LED_MODE_MASK_BASE 0x0000000F 1812 #define IXGBE_LED_OFFSET(_base, _i) (_base << (8 * (_i))) 1813 #define IXGBE_LED_MODE_SHIFT(_i) (8 * (_i)) 1814 #define IXGBE_LED_IVRT(_i) IXGBE_LED_OFFSET(IXGBE_LED_IVRT_BASE, _i) 1815 #define IXGBE_LED_BLINK(_i) IXGBE_LED_OFFSET(IXGBE_LED_BLINK_BASE, _i) 1816 #define IXGBE_LED_MODE_MASK(_i) IXGBE_LED_OFFSET(IXGBE_LED_MODE_MASK_BASE, _i) 1817 1818 /* LED modes */ 1819 #define IXGBE_LED_LINK_UP 0x0 1820 #define IXGBE_LED_LINK_10G 0x1 1821 #define IXGBE_LED_MAC 0x2 1822 #define IXGBE_LED_FILTER 0x3 1823 #define IXGBE_LED_LINK_ACTIVE 0x4 1824 #define IXGBE_LED_LINK_1G 0x5 1825 #define IXGBE_LED_ON 0xE 1826 #define IXGBE_LED_OFF 0xF 1827 1828 /* AUTOC Bit Masks */ 1829 #define IXGBE_AUTOC_KX4_KX_SUPP_MASK 0xC0000000 1830 #define IXGBE_AUTOC_KX4_SUPP 0x80000000 1831 #define IXGBE_AUTOC_KX_SUPP 0x40000000 1832 #define IXGBE_AUTOC_PAUSE 0x30000000 1833 #define IXGBE_AUTOC_ASM_PAUSE 0x20000000 1834 #define IXGBE_AUTOC_SYM_PAUSE 0x10000000 1835 #define IXGBE_AUTOC_RF 0x08000000 1836 #define IXGBE_AUTOC_PD_TMR 0x06000000 1837 #define IXGBE_AUTOC_AN_RX_LOOSE 0x01000000 1838 #define IXGBE_AUTOC_AN_RX_DRIFT 0x00800000 1839 #define IXGBE_AUTOC_AN_RX_ALIGN 0x007C0000 1840 #define IXGBE_AUTOC_FECA 0x00040000 1841 #define IXGBE_AUTOC_FECR 0x00020000 1842 #define IXGBE_AUTOC_KR_SUPP 0x00010000 1843 #define IXGBE_AUTOC_AN_RESTART 0x00001000 1844 #define IXGBE_AUTOC_FLU 0x00000001 1845 #define IXGBE_AUTOC_LMS_SHIFT 13 1846 #define IXGBE_AUTOC_LMS_10G_SERIAL (0x3 << IXGBE_AUTOC_LMS_SHIFT) 1847 #define IXGBE_AUTOC_LMS_KX4_KX_KR (0x4 << IXGBE_AUTOC_LMS_SHIFT) 1848 #define IXGBE_AUTOC_LMS_SGMII_1G_100M (0x5 << IXGBE_AUTOC_LMS_SHIFT) 1849 #define IXGBE_AUTOC_LMS_KX4_KX_KR_1G_AN (0x6 << IXGBE_AUTOC_LMS_SHIFT) 1850 #define IXGBE_AUTOC_LMS_KX4_KX_KR_SGMII (0x7 << IXGBE_AUTOC_LMS_SHIFT) 1851 #define IXGBE_AUTOC_LMS_MASK (0x7 << IXGBE_AUTOC_LMS_SHIFT) 1852 #define IXGBE_AUTOC_LMS_1G_LINK_NO_AN (0x0 << IXGBE_AUTOC_LMS_SHIFT) 1853 #define IXGBE_AUTOC_LMS_10G_LINK_NO_AN (0x1 << IXGBE_AUTOC_LMS_SHIFT) 1854 #define IXGBE_AUTOC_LMS_1G_AN (0x2 << IXGBE_AUTOC_LMS_SHIFT) 1855 #define IXGBE_AUTOC_LMS_KX4_AN (0x4 << IXGBE_AUTOC_LMS_SHIFT) 1856 #define IXGBE_AUTOC_LMS_KX4_AN_1G_AN (0x6 << IXGBE_AUTOC_LMS_SHIFT) 1857 #define IXGBE_AUTOC_LMS_ATTACH_TYPE (0x7 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT) 1858 1859 #define IXGBE_AUTOC_1G_PMA_PMD_MASK 0x00000200 1860 #define IXGBE_AUTOC_1G_PMA_PMD_SHIFT 9 1861 #define IXGBE_AUTOC_10G_PMA_PMD_MASK 0x00000180 1862 #define IXGBE_AUTOC_10G_PMA_PMD_SHIFT 7 1863 #define IXGBE_AUTOC_10G_XAUI (0x0 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT) 1864 #define IXGBE_AUTOC_10G_KX4 (0x1 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT) 1865 #define IXGBE_AUTOC_10G_CX4 (0x2 << IXGBE_AUTOC_10G_PMA_PMD_SHIFT) 1866 #define IXGBE_AUTOC_1G_BX (0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT) 1867 #define IXGBE_AUTOC_1G_KX (0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT) 1868 #define IXGBE_AUTOC_1G_SFI (0x0 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT) 1869 #define IXGBE_AUTOC_1G_KX_BX (0x1 << IXGBE_AUTOC_1G_PMA_PMD_SHIFT) 1870 1871 #define IXGBE_AUTOC2_UPPER_MASK 0xFFFF0000 1872 #define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_MASK 0x00030000 1873 #define IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT 16 1874 #define IXGBE_AUTOC2_10G_KR (0x0 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT) 1875 #define IXGBE_AUTOC2_10G_XFI (0x1 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT) 1876 #define IXGBE_AUTOC2_10G_SFI (0x2 << IXGBE_AUTOC2_10G_SERIAL_PMA_PMD_SHIFT) 1877 #define IXGBE_AUTOC2_LINK_DISABLE_ON_D3_MASK 0x50000000 1878 #define IXGBE_AUTOC2_LINK_DISABLE_MASK 0x70000000 1879 1880 #define IXGBE_MACC_FLU 0x00000001 1881 #define IXGBE_MACC_FSV_10G 0x00030000 1882 #define IXGBE_MACC_FS 0x00040000 1883 #define IXGBE_MAC_RX2TX_LPBK 0x00000002 1884 1885 /* Veto Bit definition */ 1886 #define IXGBE_MMNGC_MNG_VETO 0x00000001 1887 1888 /* LINKS Bit Masks */ 1889 #define IXGBE_LINKS_KX_AN_COMP 0x80000000 1890 #define IXGBE_LINKS_UP 0x40000000 1891 #define IXGBE_LINKS_SPEED 0x20000000 1892 #define IXGBE_LINKS_MODE 0x18000000 1893 #define IXGBE_LINKS_RX_MODE 0x06000000 1894 #define IXGBE_LINKS_TX_MODE 0x01800000 1895 #define IXGBE_LINKS_XGXS_EN 0x00400000 1896 #define IXGBE_LINKS_SGMII_EN 0x02000000 1897 #define IXGBE_LINKS_PCS_1G_EN 0x00200000 1898 #define IXGBE_LINKS_1G_AN_EN 0x00100000 1899 #define IXGBE_LINKS_KX_AN_IDLE 0x00080000 1900 #define IXGBE_LINKS_1G_SYNC 0x00040000 1901 #define IXGBE_LINKS_10G_ALIGN 0x00020000 1902 #define IXGBE_LINKS_10G_LANE_SYNC 0x00017000 1903 #define IXGBE_LINKS_TL_FAULT 0x00001000 1904 #define IXGBE_LINKS_SIGNAL 0x00000F00 1905 1906 #define IXGBE_LINKS_SPEED_NON_STD 0x08000000 1907 #define IXGBE_LINKS_SPEED_82599 0x30000000 1908 #define IXGBE_LINKS_SPEED_10G_82599 0x30000000 1909 #define IXGBE_LINKS_SPEED_1G_82599 0x20000000 1910 #define IXGBE_LINKS_SPEED_100_82599 0x10000000 1911 #define IXGBE_LINK_UP_TIME 90 /* 9.0 Seconds */ 1912 #define IXGBE_AUTO_NEG_TIME 45 /* 4.5 Seconds */ 1913 1914 #define IXGBE_LINKS2_AN_SUPPORTED 0x00000040 1915 1916 /* PCS1GLSTA Bit Masks */ 1917 #define IXGBE_PCS1GLSTA_LINK_OK 1 1918 #define IXGBE_PCS1GLSTA_SYNK_OK 0x10 1919 #define IXGBE_PCS1GLSTA_AN_COMPLETE 0x10000 1920 #define IXGBE_PCS1GLSTA_AN_PAGE_RX 0x20000 1921 #define IXGBE_PCS1GLSTA_AN_TIMED_OUT 0x40000 1922 #define IXGBE_PCS1GLSTA_AN_REMOTE_FAULT 0x80000 1923 #define IXGBE_PCS1GLSTA_AN_ERROR_RWS 0x100000 1924 1925 #define IXGBE_PCS1GANA_SYM_PAUSE 0x80 1926 #define IXGBE_PCS1GANA_ASM_PAUSE 0x100 1927 1928 /* PCS1GLCTL Bit Masks */ 1929 #define IXGBE_PCS1GLCTL_AN_1G_TIMEOUT_EN 0x00040000 /* PCS 1G autoneg to en */ 1930 #define IXGBE_PCS1GLCTL_FLV_LINK_UP 1 1931 #define IXGBE_PCS1GLCTL_FORCE_LINK 0x20 1932 #define IXGBE_PCS1GLCTL_LOW_LINK_LATCH 0x40 1933 #define IXGBE_PCS1GLCTL_AN_ENABLE 0x10000 1934 #define IXGBE_PCS1GLCTL_AN_RESTART 0x20000 1935 1936 /* ANLP1 Bit Masks */ 1937 #define IXGBE_ANLP1_PAUSE 0x0C00 1938 #define IXGBE_ANLP1_SYM_PAUSE 0x0400 1939 #define IXGBE_ANLP1_ASM_PAUSE 0x0800 1940 #define IXGBE_ANLP1_AN_STATE_MASK 0x000f0000 1941 1942 /* SW Semaphore Register bitmasks */ 1943 #define IXGBE_SWSM_SMBI 0x00000001 /* Driver Semaphore bit */ 1944 #define IXGBE_SWSM_SWESMBI 0x00000002 /* FW Semaphore bit */ 1945 #define IXGBE_SWSM_WMNG 0x00000004 /* Wake MNG Clock */ 1946 #define IXGBE_SWFW_REGSMP 0x80000000 /* Register Semaphore bit 31 */ 1947 1948 /* SW_FW_SYNC/GSSR definitions */ 1949 #define IXGBE_GSSR_EEP_SM 0x0001 1950 #define IXGBE_GSSR_PHY0_SM 0x0002 1951 #define IXGBE_GSSR_PHY1_SM 0x0004 1952 #define IXGBE_GSSR_MAC_CSR_SM 0x0008 1953 #define IXGBE_GSSR_FLASH_SM 0x0010 1954 #define IXGBE_GSSR_SW_MNG_SM 0x0400 1955 #define IXGBE_GSSR_SHARED_I2C_SM 0x1806 /* Wait for both phys & I2Cs */ 1956 #define IXGBE_GSSR_I2C_MASK 0x1800 1957 #define IXGBE_GSSR_NVM_PHY_MASK 0xF 1958 1959 /* FW Status register bitmask */ 1960 #define IXGBE_FWSTS_FWRI 0x00000200 /* Firmware Reset Indication */ 1961 1962 /* EEC Register */ 1963 #define IXGBE_EEC_SK 0x00000001 /* EEPROM Clock */ 1964 #define IXGBE_EEC_CS 0x00000002 /* EEPROM Chip Select */ 1965 #define IXGBE_EEC_DI 0x00000004 /* EEPROM Data In */ 1966 #define IXGBE_EEC_DO 0x00000008 /* EEPROM Data Out */ 1967 #define IXGBE_EEC_FWE_MASK 0x00000030 /* FLASH Write Enable */ 1968 #define IXGBE_EEC_FWE_DIS 0x00000010 /* Disable FLASH writes */ 1969 #define IXGBE_EEC_FWE_EN 0x00000020 /* Enable FLASH writes */ 1970 #define IXGBE_EEC_FWE_SHIFT 4 1971 #define IXGBE_EEC_REQ 0x00000040 /* EEPROM Access Request */ 1972 #define IXGBE_EEC_GNT 0x00000080 /* EEPROM Access Grant */ 1973 #define IXGBE_EEC_PRES 0x00000100 /* EEPROM Present */ 1974 #define IXGBE_EEC_ARD 0x00000200 /* EEPROM Auto Read Done */ 1975 #define IXGBE_EEC_FLUP 0x00800000 /* Flash update command */ 1976 #define IXGBE_EEC_SEC1VAL 0x02000000 /* Sector 1 Valid */ 1977 #define IXGBE_EEC_FLUDONE 0x04000000 /* Flash update done */ 1978 /* EEPROM Addressing bits based on type (0-small, 1-large) */ 1979 #define IXGBE_EEC_ADDR_SIZE 0x00000400 1980 #define IXGBE_EEC_SIZE 0x00007800 /* EEPROM Size */ 1981 #define IXGBE_EERD_MAX_ADDR 0x00003FFF /* EERD alows 14 bits for addr. */ 1982 1983 #define IXGBE_EEC_SIZE_SHIFT 11 1984 #define IXGBE_EEPROM_WORD_SIZE_SHIFT 6 1985 #define IXGBE_EEPROM_OPCODE_BITS 8 1986 1987 /* Part Number String Length */ 1988 #define IXGBE_PBANUM_LENGTH 11 1989 1990 /* Checksum and EEPROM pointers */ 1991 #define IXGBE_PBANUM_PTR_GUARD 0xFAFA 1992 #define IXGBE_EEPROM_CHECKSUM 0x3F 1993 #define IXGBE_EEPROM_SUM 0xBABA 1994 #define IXGBE_PCIE_ANALOG_PTR 0x03 1995 #define IXGBE_ATLAS0_CONFIG_PTR 0x04 1996 #define IXGBE_PHY_PTR 0x04 1997 #define IXGBE_ATLAS1_CONFIG_PTR 0x05 1998 #define IXGBE_OPTION_ROM_PTR 0x05 1999 #define IXGBE_PCIE_GENERAL_PTR 0x06 2000 #define IXGBE_PCIE_CONFIG0_PTR 0x07 2001 #define IXGBE_PCIE_CONFIG1_PTR 0x08 2002 #define IXGBE_CORE0_PTR 0x09 2003 #define IXGBE_CORE1_PTR 0x0A 2004 #define IXGBE_MAC0_PTR 0x0B 2005 #define IXGBE_MAC1_PTR 0x0C 2006 #define IXGBE_CSR0_CONFIG_PTR 0x0D 2007 #define IXGBE_CSR1_CONFIG_PTR 0x0E 2008 #define IXGBE_PCIE_ANALOG_PTR_X550 0x02 2009 #define IXGBE_SHADOW_RAM_SIZE_X550 0x4000 2010 #define IXGBE_IXGBE_PCIE_GENERAL_SIZE 0x24 2011 #define IXGBE_PCIE_CONFIG_SIZE 0x08 2012 #define IXGBE_EEPROM_LAST_WORD 0x41 2013 #define IXGBE_FW_PTR 0x0F 2014 #define IXGBE_PBANUM0_PTR 0x15 2015 #define IXGBE_PBANUM1_PTR 0x16 2016 #define IXGBE_FREE_SPACE_PTR 0X3E 2017 2018 /* External Thermal Sensor Config */ 2019 #define IXGBE_ETS_CFG 0x26 2020 #define IXGBE_ETS_LTHRES_DELTA_MASK 0x07C0 2021 #define IXGBE_ETS_LTHRES_DELTA_SHIFT 6 2022 #define IXGBE_ETS_TYPE_MASK 0x0038 2023 #define IXGBE_ETS_TYPE_SHIFT 3 2024 #define IXGBE_ETS_TYPE_EMC 0x000 2025 #define IXGBE_ETS_TYPE_EMC_SHIFTED 0x000 2026 #define IXGBE_ETS_NUM_SENSORS_MASK 0x0007 2027 #define IXGBE_ETS_DATA_LOC_MASK 0x3C00 2028 #define IXGBE_ETS_DATA_LOC_SHIFT 10 2029 #define IXGBE_ETS_DATA_INDEX_MASK 0x0300 2030 #define IXGBE_ETS_DATA_INDEX_SHIFT 8 2031 #define IXGBE_ETS_DATA_HTHRESH_MASK 0x00FF 2032 2033 #define IXGBE_SAN_MAC_ADDR_PTR 0x28 2034 #define IXGBE_DEVICE_CAPS 0x2C 2035 #define IXGBE_SERIAL_NUMBER_MAC_ADDR 0x11 2036 #define IXGBE_PCIE_MSIX_82599_CAPS 0x72 2037 #define IXGBE_MAX_MSIX_VECTORS_82599 0x40 2038 #define IXGBE_PCIE_MSIX_82598_CAPS 0x62 2039 #define IXGBE_MAX_MSIX_VECTORS_82598 0x13 2040 2041 /* MSI-X capability fields masks */ 2042 #define IXGBE_PCIE_MSIX_TBL_SZ_MASK 0x7FF 2043 2044 /* Legacy EEPROM word offsets */ 2045 #define IXGBE_ISCSI_BOOT_CAPS 0x0033 2046 #define IXGBE_ISCSI_SETUP_PORT_0 0x0030 2047 #define IXGBE_ISCSI_SETUP_PORT_1 0x0034 2048 2049 /* EEPROM Commands - SPI */ 2050 #define IXGBE_EEPROM_MAX_RETRY_SPI 5000 /* Max wait 5ms for RDY signal */ 2051 #define IXGBE_EEPROM_STATUS_RDY_SPI 0x01 2052 #define IXGBE_EEPROM_READ_OPCODE_SPI 0x03 /* EEPROM read opcode */ 2053 #define IXGBE_EEPROM_WRITE_OPCODE_SPI 0x02 /* EEPROM write opcode */ 2054 #define IXGBE_EEPROM_A8_OPCODE_SPI 0x08 /* opcode bit-3 = addr bit-8 */ 2055 #define IXGBE_EEPROM_WREN_OPCODE_SPI 0x06 /* EEPROM set Write Ena latch */ 2056 /* EEPROM reset Write Enable latch */ 2057 #define IXGBE_EEPROM_WRDI_OPCODE_SPI 0x04 2058 #define IXGBE_EEPROM_RDSR_OPCODE_SPI 0x05 /* EEPROM read Status reg */ 2059 #define IXGBE_EEPROM_WRSR_OPCODE_SPI 0x01 /* EEPROM write Status reg */ 2060 #define IXGBE_EEPROM_ERASE4K_OPCODE_SPI 0x20 /* EEPROM ERASE 4KB */ 2061 #define IXGBE_EEPROM_ERASE64K_OPCODE_SPI 0xD8 /* EEPROM ERASE 64KB */ 2062 #define IXGBE_EEPROM_ERASE256_OPCODE_SPI 0xDB /* EEPROM ERASE 256B */ 2063 2064 /* EEPROM Read Register */ 2065 #define IXGBE_EEPROM_RW_REG_DATA 16 /* data offset in EEPROM read reg */ 2066 #define IXGBE_EEPROM_RW_REG_DONE 2 /* Offset to READ done bit */ 2067 #define IXGBE_EEPROM_RW_REG_START 1 /* First bit to start operation */ 2068 #define IXGBE_EEPROM_RW_ADDR_SHIFT 2 /* Shift to the address bits */ 2069 #define IXGBE_NVM_POLL_WRITE 1 /* Flag for polling for write complete */ 2070 #define IXGBE_NVM_POLL_READ 0 /* Flag for polling for read complete */ 2071 2072 #define NVM_INIT_CTRL_3 0x38 2073 #define NVM_INIT_CTRL_3_LPLU 0x8 2074 #define NVM_INIT_CTRL_3_D10GMP_PORT0 0x40 2075 #define NVM_INIT_CTRL_3_D10GMP_PORT1 0x100 2076 2077 #define IXGBE_EEPROM_PAGE_SIZE_MAX 128 2078 #define IXGBE_EEPROM_RD_BUFFER_MAX_COUNT 512 /* EEPROM words # read in burst */ 2079 #define IXGBE_EEPROM_WR_BUFFER_MAX_COUNT 256 /* EEPROM words # wr in burst */ 2080 2081 #define IXGBE_EEPROM_CTRL_2 1 /* EEPROM CTRL word 2 */ 2082 #define IXGBE_EEPROM_CCD_BIT 2 /* EEPROM Core Clock Disable bit */ 2083 2084 #ifndef IXGBE_EEPROM_GRANT_ATTEMPTS 2085 #define IXGBE_EEPROM_GRANT_ATTEMPTS 1000 /* EEPROM # attempts to gain grant */ 2086 #endif 2087 2088 #ifndef IXGBE_EERD_EEWR_ATTEMPTS 2089 /* Number of 5 microseconds we wait for EERD read and 2090 * EERW write to complete */ 2091 #define IXGBE_EERD_EEWR_ATTEMPTS 100000 2092 #endif 2093 2094 #ifndef IXGBE_FLUDONE_ATTEMPTS 2095 /* # attempts we wait for flush update to complete */ 2096 #define IXGBE_FLUDONE_ATTEMPTS 20000 2097 #endif 2098 2099 #define IXGBE_PCIE_CTRL2 0x5 /* PCIe Control 2 Offset */ 2100 #define IXGBE_PCIE_CTRL2_DUMMY_ENABLE 0x8 /* Dummy Function Enable */ 2101 #define IXGBE_PCIE_CTRL2_LAN_DISABLE 0x2 /* LAN PCI Disable */ 2102 #define IXGBE_PCIE_CTRL2_DISABLE_SELECT 0x1 /* LAN Disable Select */ 2103 2104 #define IXGBE_SAN_MAC_ADDR_PORT0_OFFSET 0x0 2105 #define IXGBE_SAN_MAC_ADDR_PORT1_OFFSET 0x3 2106 #define IXGBE_DEVICE_CAPS_ALLOW_ANY_SFP 0x1 2107 #define IXGBE_DEVICE_CAPS_FCOE_OFFLOADS 0x2 2108 #define IXGBE_FW_LESM_PARAMETERS_PTR 0x2 2109 #define IXGBE_FW_LESM_STATE_1 0x1 2110 #define IXGBE_FW_LESM_STATE_ENABLED 0x8000 /* LESM Enable bit */ 2111 #define IXGBE_FW_PASSTHROUGH_PATCH_CONFIG_PTR 0x4 2112 #define IXGBE_FW_PATCH_VERSION_4 0x7 2113 #define IXGBE_FCOE_IBA_CAPS_BLK_PTR 0x33 /* iSCSI/FCOE block */ 2114 #define IXGBE_FCOE_IBA_CAPS_FCOE 0x20 /* FCOE flags */ 2115 #define IXGBE_ISCSI_FCOE_BLK_PTR 0x17 /* iSCSI/FCOE block */ 2116 #define IXGBE_ISCSI_FCOE_FLAGS_OFFSET 0x0 /* FCOE flags */ 2117 #define IXGBE_ISCSI_FCOE_FLAGS_ENABLE 0x1 /* FCOE flags enable bit */ 2118 #define IXGBE_ALT_SAN_MAC_ADDR_BLK_PTR 0x27 /* Alt. SAN MAC block */ 2119 #define IXGBE_ALT_SAN_MAC_ADDR_CAPS_OFFSET 0x0 /* Alt. SAN MAC capability */ 2120 #define IXGBE_ALT_SAN_MAC_ADDR_PORT0_OFFSET 0x1 /* Alt. SAN MAC 0 offset */ 2121 #define IXGBE_ALT_SAN_MAC_ADDR_PORT1_OFFSET 0x4 /* Alt. SAN MAC 1 offset */ 2122 #define IXGBE_ALT_SAN_MAC_ADDR_WWNN_OFFSET 0x7 /* Alt. WWNN prefix offset */ 2123 #define IXGBE_ALT_SAN_MAC_ADDR_WWPN_OFFSET 0x8 /* Alt. WWPN prefix offset */ 2124 #define IXGBE_ALT_SAN_MAC_ADDR_CAPS_SANMAC 0x0 /* Alt. SAN MAC exists */ 2125 #define IXGBE_ALT_SAN_MAC_ADDR_CAPS_ALTWWN 0x1 /* Alt. WWN base exists */ 2126 2127 #define IXGBE_DEVICE_CAPS_WOL_PORT0_1 0x4 /* WoL supported on ports 0 & 1 */ 2128 #define IXGBE_DEVICE_CAPS_WOL_PORT0 0x8 /* WoL supported on port 0 */ 2129 #define IXGBE_DEVICE_CAPS_WOL_MASK 0xC /* Mask for WoL capabilities */ 2130 2131 /* PCI Bus Info */ 2132 #define IXGBE_PCI_DEVICE_STATUS 0xAA 2133 #define IXGBE_PCI_DEVICE_STATUS_TRANSACTION_PENDING 0x0020 2134 #define IXGBE_PCI_LINK_STATUS 0xB2 2135 #define IXGBE_PCI_DEVICE_CONTROL2 0xC8 2136 #define IXGBE_PCI_LINK_WIDTH 0x3F0 2137 #define IXGBE_PCI_LINK_WIDTH_1 0x10 2138 #define IXGBE_PCI_LINK_WIDTH_2 0x20 2139 #define IXGBE_PCI_LINK_WIDTH_4 0x40 2140 #define IXGBE_PCI_LINK_WIDTH_8 0x80 2141 #define IXGBE_PCI_LINK_SPEED 0xF 2142 #define IXGBE_PCI_LINK_SPEED_2500 0x1 2143 #define IXGBE_PCI_LINK_SPEED_5000 0x2 2144 #define IXGBE_PCI_LINK_SPEED_8000 0x3 2145 #define IXGBE_PCI_HEADER_TYPE_REGISTER 0x0E 2146 #define IXGBE_PCI_HEADER_TYPE_MULTIFUNC 0x80 2147 #define IXGBE_PCI_DEVICE_CONTROL2_16ms 0x0005 2148 2149 #define IXGBE_PCIDEVCTRL2_TIMEO_MASK 0xf 2150 #define IXGBE_PCIDEVCTRL2_16_32ms_def 0x0 2151 #define IXGBE_PCIDEVCTRL2_50_100us 0x1 2152 #define IXGBE_PCIDEVCTRL2_1_2ms 0x2 2153 #define IXGBE_PCIDEVCTRL2_16_32ms 0x5 2154 #define IXGBE_PCIDEVCTRL2_65_130ms 0x6 2155 #define IXGBE_PCIDEVCTRL2_260_520ms 0x9 2156 #define IXGBE_PCIDEVCTRL2_1_2s 0xa 2157 #define IXGBE_PCIDEVCTRL2_4_8s 0xd 2158 #define IXGBE_PCIDEVCTRL2_17_34s 0xe 2159 2160 /* Number of 100 microseconds we wait for PCI Express master disable */ 2161 #define IXGBE_PCI_MASTER_DISABLE_TIMEOUT 800 2162 2163 /* RAH */ 2164 #define IXGBE_RAH_VIND_MASK 0x003C0000 2165 #define IXGBE_RAH_VIND_SHIFT 18 2166 #define IXGBE_RAH_AV 0x80000000 2167 #define IXGBE_CLEAR_VMDQ_ALL 0xFFFFFFFF 2168 2169 /* Header split receive */ 2170 #define IXGBE_RFCTL_ISCSI_DIS 0x00000001 2171 #define IXGBE_RFCTL_ISCSI_DWC_MASK 0x0000003E 2172 #define IXGBE_RFCTL_ISCSI_DWC_SHIFT 1 2173 #define IXGBE_RFCTL_RSC_DIS 0x00000020 2174 #define IXGBE_RFCTL_NFSW_DIS 0x00000040 2175 #define IXGBE_RFCTL_NFSR_DIS 0x00000080 2176 #define IXGBE_RFCTL_NFS_VER_MASK 0x00000300 2177 #define IXGBE_RFCTL_NFS_VER_SHIFT 8 2178 #define IXGBE_RFCTL_NFS_VER_2 0 2179 #define IXGBE_RFCTL_NFS_VER_3 1 2180 #define IXGBE_RFCTL_NFS_VER_4 2 2181 #define IXGBE_RFCTL_IPV6_DIS 0x00000400 2182 #define IXGBE_RFCTL_IPV6_XSUM_DIS 0x00000800 2183 #define IXGBE_RFCTL_IPFRSP_DIS 0x00004000 2184 #define IXGBE_RFCTL_IPV6_EX_DIS 0x00010000 2185 #define IXGBE_RFCTL_NEW_IPV6_EXT_DIS 0x00020000 2186 2187 /* Transmit Config masks */ 2188 #define IXGBE_TXDCTL_ENABLE 0x02000000 /* Enable specific Tx Queue */ 2189 #define IXGBE_TXDCTL_SWFLSH 0x04000000 /* Tx Desc. write-back flushing */ 2190 #define IXGBE_TXDCTL_WTHRESH_SHIFT 16 /* shift to WTHRESH bits */ 2191 /* Enable short packet padding to 64 bytes */ 2192 #define IXGBE_TX_PAD_ENABLE 0x00000400 2193 #define IXGBE_JUMBO_FRAME_ENABLE 0x00000004 /* Allow jumbo frames */ 2194 /* This allows for 16K packets + 4k for vlan */ 2195 #define IXGBE_MAX_FRAME_SZ 0x40040000 2196 2197 #define IXGBE_TDWBAL_HEAD_WB_ENABLE 0x1 /* Tx head write-back enable */ 2198 #define IXGBE_TDWBAL_SEQNUM_WB_ENABLE 0x2 /* Tx seq# write-back enable */ 2199 2200 /* Receive Config masks */ 2201 #define IXGBE_RXCTRL_RXEN 0x00000001 /* Enable Receiver */ 2202 #define IXGBE_RXCTRL_DMBYPS 0x00000002 /* Descriptor Monitor Bypass */ 2203 #define IXGBE_RXDCTL_ENABLE 0x02000000 /* Enable specific Rx Queue */ 2204 #define IXGBE_RXDCTL_SWFLSH 0x04000000 /* Rx Desc. write-back flushing */ 2205 #define IXGBE_RXDCTL_RLPMLMASK 0x00003FFF /* Only supported on the X540 */ 2206 #define IXGBE_RXDCTL_RLPML_EN 0x00008000 2207 #define IXGBE_RXDCTL_VME 0x40000000 /* VLAN mode enable */ 2208 2209 #define IXGBE_TSAUXC_EN_CLK 0x00000004 2210 #define IXGBE_TSAUXC_SYNCLK 0x00000008 2211 #define IXGBE_TSAUXC_SDP0_INT 0x00000040 2212 2213 #define IXGBE_TSYNCTXCTL_VALID 0x00000001 /* Tx timestamp valid */ 2214 #define IXGBE_TSYNCTXCTL_ENABLED 0x00000010 /* Tx timestamping enabled */ 2215 2216 #define IXGBE_TSYNCRXCTL_VALID 0x00000001 /* Rx timestamp valid */ 2217 #define IXGBE_TSYNCRXCTL_TYPE_MASK 0x0000000E /* Rx type mask */ 2218 #define IXGBE_TSYNCRXCTL_TYPE_L2_V2 0x00 2219 #define IXGBE_TSYNCRXCTL_TYPE_L4_V1 0x02 2220 #define IXGBE_TSYNCRXCTL_TYPE_L2_L4_V2 0x04 2221 #define IXGBE_TSYNCRXCTL_TYPE_EVENT_V2 0x0A 2222 #define IXGBE_TSYNCRXCTL_ENABLED 0x00000010 /* Rx Timestamping enabled */ 2223 2224 #define IXGBE_RXMTRL_V1_CTRLT_MASK 0x000000FF 2225 #define IXGBE_RXMTRL_V1_SYNC_MSG 0x00 2226 #define IXGBE_RXMTRL_V1_DELAY_REQ_MSG 0x01 2227 #define IXGBE_RXMTRL_V1_FOLLOWUP_MSG 0x02 2228 #define IXGBE_RXMTRL_V1_DELAY_RESP_MSG 0x03 2229 #define IXGBE_RXMTRL_V1_MGMT_MSG 0x04 2230 2231 #define IXGBE_RXMTRL_V2_MSGID_MASK 0x0000FF00 2232 #define IXGBE_RXMTRL_V2_SYNC_MSG 0x0000 2233 #define IXGBE_RXMTRL_V2_DELAY_REQ_MSG 0x0100 2234 #define IXGBE_RXMTRL_V2_PDELAY_REQ_MSG 0x0200 2235 #define IXGBE_RXMTRL_V2_PDELAY_RESP_MSG 0x0300 2236 #define IXGBE_RXMTRL_V2_FOLLOWUP_MSG 0x0800 2237 #define IXGBE_RXMTRL_V2_DELAY_RESP_MSG 0x0900 2238 #define IXGBE_RXMTRL_V2_PDELAY_FOLLOWUP_MSG 0x0A00 2239 #define IXGBE_RXMTRL_V2_ANNOUNCE_MSG 0x0B00 2240 #define IXGBE_RXMTRL_V2_SIGNALING_MSG 0x0C00 2241 #define IXGBE_RXMTRL_V2_MGMT_MSG 0x0D00 2242 2243 #define IXGBE_FCTRL_SBP 0x00000002 /* Store Bad Packet */ 2244 #define IXGBE_FCTRL_MPE 0x00000100 /* Multicast Promiscuous Ena*/ 2245 #define IXGBE_FCTRL_UPE 0x00000200 /* Unicast Promiscuous Ena */ 2246 #define IXGBE_FCTRL_BAM 0x00000400 /* Broadcast Accept Mode */ 2247 #define IXGBE_FCTRL_PMCF 0x00001000 /* Pass MAC Control Frames */ 2248 #define IXGBE_FCTRL_DPF 0x00002000 /* Discard Pause Frame */ 2249 /* Receive Priority Flow Control Enable */ 2250 #define IXGBE_FCTRL_RPFCE 0x00004000 2251 #define IXGBE_FCTRL_RFCE 0x00008000 /* Receive Flow Control Ena */ 2252 #define IXGBE_MFLCN_PMCF 0x00000001 /* Pass MAC Control Frames */ 2253 #define IXGBE_MFLCN_DPF 0x00000002 /* Discard Pause Frame */ 2254 #define IXGBE_MFLCN_RPFCE 0x00000004 /* Receive Priority FC Enable */ 2255 #define IXGBE_MFLCN_RFCE 0x00000008 /* Receive FC Enable */ 2256 #define IXGBE_MFLCN_RPFCE_MASK 0x00000FF4 /* Receive FC Mask */ 2257 2258 #define IXGBE_MFLCN_RPFCE_SHIFT 4 2259 2260 /* Multiple Receive Queue Control */ 2261 #define IXGBE_MRQC_RSSEN 0x00000001 /* RSS Enable */ 2262 #define IXGBE_MRQC_MRQE_MASK 0xF /* Bits 3:0 */ 2263 #define IXGBE_MRQC_RT8TCEN 0x00000002 /* 8 TC no RSS */ 2264 #define IXGBE_MRQC_RT4TCEN 0x00000003 /* 4 TC no RSS */ 2265 #define IXGBE_MRQC_RTRSS8TCEN 0x00000004 /* 8 TC w/ RSS */ 2266 #define IXGBE_MRQC_RTRSS4TCEN 0x00000005 /* 4 TC w/ RSS */ 2267 #define IXGBE_MRQC_VMDQEN 0x00000008 /* VMDq2 64 pools no RSS */ 2268 #define IXGBE_MRQC_VMDQRSS32EN 0x0000000A /* VMDq2 32 pools w/ RSS */ 2269 #define IXGBE_MRQC_VMDQRSS64EN 0x0000000B /* VMDq2 64 pools w/ RSS */ 2270 #define IXGBE_MRQC_VMDQRT8TCEN 0x0000000C /* VMDq2/RT 16 pool 8 TC */ 2271 #define IXGBE_MRQC_VMDQRT4TCEN 0x0000000D /* VMDq2/RT 32 pool 4 TC */ 2272 #define IXGBE_MRQC_RSS_FIELD_MASK 0xFFFF0000 2273 #define IXGBE_MRQC_RSS_FIELD_IPV4_TCP 0x00010000 2274 #define IXGBE_MRQC_RSS_FIELD_IPV4 0x00020000 2275 #define IXGBE_MRQC_RSS_FIELD_IPV6_EX_TCP 0x00040000 2276 #define IXGBE_MRQC_RSS_FIELD_IPV6_EX 0x00080000 2277 #define IXGBE_MRQC_RSS_FIELD_IPV6 0x00100000 2278 #define IXGBE_MRQC_RSS_FIELD_IPV6_TCP 0x00200000 2279 #define IXGBE_MRQC_RSS_FIELD_IPV4_UDP 0x00400000 2280 #define IXGBE_MRQC_RSS_FIELD_IPV6_UDP 0x00800000 2281 #define IXGBE_MRQC_RSS_FIELD_IPV6_EX_UDP 0x01000000 2282 #define IXGBE_MRQC_MULTIPLE_RSS 0x00002000 2283 #define IXGBE_MRQC_L3L4TXSWEN 0x00008000 2284 2285 #define IXGBE_FWSM_TS_ENABLED 0x1 2286 2287 /* Queue Drop Enable */ 2288 #define IXGBE_QDE_ENABLE 0x00000001 2289 #define IXGBE_QDE_HIDE_VLAN 0x00000002 2290 #define IXGBE_QDE_IDX_MASK 0x00007F00 2291 #define IXGBE_QDE_IDX_SHIFT 8 2292 #define IXGBE_QDE_WRITE 0x00010000 2293 2294 #define IXGBE_TXD_POPTS_IXSM 0x01 /* Insert IP checksum */ 2295 #define IXGBE_TXD_POPTS_TXSM 0x02 /* Insert TCP/UDP checksum */ 2296 #define IXGBE_TXD_CMD_EOP 0x01000000 /* End of Packet */ 2297 #define IXGBE_TXD_CMD_IFCS 0x02000000 /* Insert FCS (Ethernet CRC) */ 2298 #define IXGBE_TXD_CMD_IC 0x04000000 /* Insert Checksum */ 2299 #define IXGBE_TXD_CMD_RS 0x08000000 /* Report Status */ 2300 #define IXGBE_TXD_CMD_DEXT 0x20000000 /* Descriptor extension (0 = legacy) */ 2301 #define IXGBE_TXD_CMD_VLE 0x40000000 /* Add VLAN tag */ 2302 #define IXGBE_TXD_STAT_DD 0x00000001 /* Descriptor Done */ 2303 2304 #define IXGBE_RXDADV_IPSEC_STATUS_SECP 0x00020000 2305 #define IXGBE_RXDADV_IPSEC_ERROR_INVALID_PROTOCOL 0x08000000 2306 #define IXGBE_RXDADV_IPSEC_ERROR_INVALID_LENGTH 0x10000000 2307 #define IXGBE_RXDADV_IPSEC_ERROR_AUTH_FAILED 0x18000000 2308 #define IXGBE_RXDADV_IPSEC_ERROR_BIT_MASK 0x18000000 2309 /* Multiple Transmit Queue Command Register */ 2310 #define IXGBE_MTQC_RT_ENA 0x1 /* DCB Enable */ 2311 #define IXGBE_MTQC_VT_ENA 0x2 /* VMDQ2 Enable */ 2312 #define IXGBE_MTQC_64Q_1PB 0x0 /* 64 queues 1 pack buffer */ 2313 #define IXGBE_MTQC_32VF 0x8 /* 4 TX Queues per pool w/32VF's */ 2314 #define IXGBE_MTQC_64VF 0x4 /* 2 TX Queues per pool w/64VF's */ 2315 #define IXGBE_MTQC_8TC_8TQ 0xC /* 8 TC if RT_ENA or 8 TQ if VT_ENA */ 2316 #define IXGBE_MTQC_4TC_4TQ 0x8 /* 4 TC if RT_ENA or 4 TQ if VT_ENA */ 2317 2318 /* Receive Descriptor bit definitions */ 2319 #define IXGBE_RXD_STAT_DD 0x01 /* Descriptor Done */ 2320 #define IXGBE_RXD_STAT_EOP 0x02 /* End of Packet */ 2321 #define IXGBE_RXD_STAT_FLM 0x04 /* FDir Match */ 2322 #define IXGBE_RXD_STAT_VP 0x08 /* IEEE VLAN Packet */ 2323 #define IXGBE_RXDADV_NEXTP_MASK 0x000FFFF0 /* Next Descriptor Index */ 2324 #define IXGBE_RXDADV_NEXTP_SHIFT 0x00000004 2325 #define IXGBE_RXD_STAT_UDPCS 0x10 /* UDP xsum calculated */ 2326 #define IXGBE_RXD_STAT_L4CS 0x20 /* L4 xsum calculated */ 2327 #define IXGBE_RXD_STAT_IPCS 0x40 /* IP xsum calculated */ 2328 #define IXGBE_RXD_STAT_PIF 0x80 /* passed in-exact filter */ 2329 #define IXGBE_RXD_STAT_CRCV 0x100 /* Speculative CRC Valid */ 2330 #define IXGBE_RXD_STAT_OUTERIPCS 0x100 /* Cloud IP xsum calculated */ 2331 #define IXGBE_RXD_STAT_VEXT 0x200 /* 1st VLAN found */ 2332 #define IXGBE_RXD_STAT_UDPV 0x400 /* Valid UDP checksum */ 2333 #define IXGBE_RXD_STAT_DYNINT 0x800 /* Pkt caused INT via DYNINT */ 2334 #define IXGBE_RXD_STAT_LLINT 0x800 /* Pkt caused Low Latency Interrupt */ 2335 #define IXGBE_RXD_STAT_TS 0x10000 /* Time Stamp */ 2336 #define IXGBE_RXD_STAT_SECP 0x20000 /* Security Processing */ 2337 #define IXGBE_RXD_STAT_LB 0x40000 /* Loopback Status */ 2338 #define IXGBE_RXD_STAT_ACK 0x8000 /* ACK Packet indication */ 2339 #define IXGBE_RXD_ERR_CE 0x01 /* CRC Error */ 2340 #define IXGBE_RXD_ERR_LE 0x02 /* Length Error */ 2341 #define IXGBE_RXD_ERR_PE 0x08 /* Packet Error */ 2342 #define IXGBE_RXD_ERR_OSE 0x10 /* Oversize Error */ 2343 #define IXGBE_RXD_ERR_USE 0x20 /* Undersize Error */ 2344 #define IXGBE_RXD_ERR_TCPE 0x40 /* TCP/UDP Checksum Error */ 2345 #define IXGBE_RXD_ERR_IPE 0x80 /* IP Checksum Error */ 2346 #define IXGBE_RXDADV_ERR_MASK 0xfff00000 /* RDESC.ERRORS mask */ 2347 #define IXGBE_RXDADV_ERR_SHIFT 20 /* RDESC.ERRORS shift */ 2348 #define IXGBE_RXDADV_ERR_OUTERIPER 0x04000000 /* CRC IP Header error */ 2349 #define IXGBE_RXDADV_ERR_FCEOFE 0x80000000 /* FCoEFe/IPE */ 2350 #define IXGBE_RXDADV_ERR_FCERR 0x00700000 /* FCERR/FDIRERR */ 2351 #define IXGBE_RXDADV_ERR_FDIR_LEN 0x00100000 /* FDIR Length error */ 2352 #define IXGBE_RXDADV_ERR_FDIR_DROP 0x00200000 /* FDIR Drop error */ 2353 #define IXGBE_RXDADV_ERR_FDIR_COLL 0x00400000 /* FDIR Collision error */ 2354 #define IXGBE_RXDADV_ERR_HBO 0x00800000 /*Header Buffer Overflow */ 2355 #define IXGBE_RXDADV_ERR_CE 0x01000000 /* CRC Error */ 2356 #define IXGBE_RXDADV_ERR_LE 0x02000000 /* Length Error */ 2357 #define IXGBE_RXDADV_ERR_PE 0x08000000 /* Packet Error */ 2358 #define IXGBE_RXDADV_ERR_OSE 0x10000000 /* Oversize Error */ 2359 #define IXGBE_RXDADV_ERR_USE 0x20000000 /* Undersize Error */ 2360 #define IXGBE_RXDADV_ERR_TCPE 0x40000000 /* TCP/UDP Checksum Error */ 2361 #define IXGBE_RXDADV_ERR_IPE 0x80000000 /* IP Checksum Error */ 2362 #define IXGBE_RXD_VLAN_ID_MASK 0x0FFF /* VLAN ID is in lower 12 bits */ 2363 #define IXGBE_RXD_PRI_MASK 0xE000 /* Priority is in upper 3 bits */ 2364 #define IXGBE_RXD_PRI_SHIFT 13 2365 #define IXGBE_RXD_CFI_MASK 0x1000 /* CFI is bit 12 */ 2366 #define IXGBE_RXD_CFI_SHIFT 12 2367 2368 #define IXGBE_RXDADV_STAT_DD IXGBE_RXD_STAT_DD /* Done */ 2369 #define IXGBE_RXDADV_STAT_EOP IXGBE_RXD_STAT_EOP /* End of Packet */ 2370 #define IXGBE_RXDADV_STAT_FLM IXGBE_RXD_STAT_FLM /* FDir Match */ 2371 #define IXGBE_RXDADV_STAT_VP IXGBE_RXD_STAT_VP /* IEEE VLAN Pkt */ 2372 #define IXGBE_RXDADV_STAT_MASK 0x000fffff /* Stat/NEXTP: bit 0-19 */ 2373 #define IXGBE_RXDADV_STAT_FCEOFS 0x00000040 /* FCoE EOF/SOF Stat */ 2374 #define IXGBE_RXDADV_STAT_FCSTAT 0x00000030 /* FCoE Pkt Stat */ 2375 #define IXGBE_RXDADV_STAT_FCSTAT_NOMTCH 0x00000000 /* 00: No Ctxt Match */ 2376 #define IXGBE_RXDADV_STAT_FCSTAT_NODDP 0x00000010 /* 01: Ctxt w/o DDP */ 2377 #define IXGBE_RXDADV_STAT_FCSTAT_FCPRSP 0x00000020 /* 10: Recv. FCP_RSP */ 2378 #define IXGBE_RXDADV_STAT_FCSTAT_DDP 0x00000030 /* 11: Ctxt w/ DDP */ 2379 #define IXGBE_RXDADV_STAT_TS 0x00010000 /* IEEE 1588 Time Stamp */ 2380 2381 /* PSRTYPE bit definitions */ 2382 #define IXGBE_PSRTYPE_TCPHDR 0x00000010 2383 #define IXGBE_PSRTYPE_UDPHDR 0x00000020 2384 #define IXGBE_PSRTYPE_IPV4HDR 0x00000100 2385 #define IXGBE_PSRTYPE_IPV6HDR 0x00000200 2386 #define IXGBE_PSRTYPE_L2HDR 0x00001000 2387 2388 /* SRRCTL bit definitions */ 2389 #define IXGBE_SRRCTL_BSIZEPKT_SHIFT 10 /* so many KBs */ 2390 #define IXGBE_SRRCTL_RDMTS_SHIFT 22 2391 #define IXGBE_SRRCTL_RDMTS_MASK 0x01C00000 2392 #define IXGBE_SRRCTL_DROP_EN 0x10000000 2393 #define IXGBE_SRRCTL_BSIZEPKT_MASK 0x0000007F 2394 #define IXGBE_SRRCTL_BSIZEHDR_MASK 0x00003F00 2395 #define IXGBE_SRRCTL_DESCTYPE_LEGACY 0x00000000 2396 #define IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF 0x02000000 2397 #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT 0x04000000 2398 #define IXGBE_SRRCTL_DESCTYPE_HDR_REPLICATION_LARGE_PKT 0x08000000 2399 #define IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS 0x0A000000 2400 #define IXGBE_SRRCTL_DESCTYPE_MASK 0x0E000000 2401 2402 #define IXGBE_RXDPS_HDRSTAT_HDRSP 0x00008000 2403 #define IXGBE_RXDPS_HDRSTAT_HDRLEN_MASK 0x000003FF 2404 2405 #define IXGBE_RXDADV_RSSTYPE_MASK 0x0000000F 2406 #define IXGBE_RXDADV_PKTTYPE_MASK 0x0000FFF0 2407 #define IXGBE_RXDADV_PKTTYPE_MASK_EX 0x0001FFF0 2408 #define IXGBE_RXDADV_HDRBUFLEN_MASK 0x00007FE0 2409 #define IXGBE_RXDADV_RSCCNT_MASK 0x001E0000 2410 #define IXGBE_RXDADV_RSCCNT_SHIFT 17 2411 #define IXGBE_RXDADV_HDRBUFLEN_SHIFT 5 2412 #define IXGBE_RXDADV_SPLITHEADER_EN 0x00001000 2413 #define IXGBE_RXDADV_SPH 0x8000 2414 2415 /* RSS Hash results */ 2416 #define IXGBE_RXDADV_RSSTYPE_NONE 0x00000000 2417 #define IXGBE_RXDADV_RSSTYPE_IPV4_TCP 0x00000001 2418 #define IXGBE_RXDADV_RSSTYPE_IPV4 0x00000002 2419 #define IXGBE_RXDADV_RSSTYPE_IPV6_TCP 0x00000003 2420 #define IXGBE_RXDADV_RSSTYPE_IPV6_EX 0x00000004 2421 #define IXGBE_RXDADV_RSSTYPE_IPV6 0x00000005 2422 #define IXGBE_RXDADV_RSSTYPE_IPV6_TCP_EX 0x00000006 2423 #define IXGBE_RXDADV_RSSTYPE_IPV4_UDP 0x00000007 2424 #define IXGBE_RXDADV_RSSTYPE_IPV6_UDP 0x00000008 2425 #define IXGBE_RXDADV_RSSTYPE_IPV6_UDP_EX 0x00000009 2426 2427 /* RSS Packet Types as indicated in the receive descriptor. */ 2428 #define IXGBE_RXDADV_PKTTYPE_NONE 0x00000000 2429 #define IXGBE_RXDADV_PKTTYPE_IPV4 0x00000010 /* IPv4 hdr present */ 2430 #define IXGBE_RXDADV_PKTTYPE_IPV4_EX 0x00000020 /* IPv4 hdr + extensions */ 2431 #define IXGBE_RXDADV_PKTTYPE_IPV6 0x00000040 /* IPv6 hdr present */ 2432 #define IXGBE_RXDADV_PKTTYPE_IPV6_EX 0x00000080 /* IPv6 hdr + extensions */ 2433 #define IXGBE_RXDADV_PKTTYPE_TCP 0x00000100 /* TCP hdr present */ 2434 #define IXGBE_RXDADV_PKTTYPE_UDP 0x00000200 /* UDP hdr present */ 2435 #define IXGBE_RXDADV_PKTTYPE_SCTP 0x00000400 /* SCTP hdr present */ 2436 #define IXGBE_RXDADV_PKTTYPE_NFS 0x00000800 /* NFS hdr present */ 2437 #define IXGBE_RXDADV_PKTTYPE_VXLAN 0x00000800 /* VXLAN hdr present */ 2438 #define IXGBE_RXDADV_PKTTYPE_TUNNEL 0x00010000 /* Tunnel type */ 2439 #define IXGBE_RXDADV_PKTTYPE_IPSEC_ESP 0x00001000 /* IPSec ESP */ 2440 #define IXGBE_RXDADV_PKTTYPE_IPSEC_AH 0x00002000 /* IPSec AH */ 2441 #define IXGBE_RXDADV_PKTTYPE_LINKSEC 0x00004000 /* LinkSec Encap */ 2442 #define IXGBE_RXDADV_PKTTYPE_ETQF 0x00008000 /* PKTTYPE is ETQF index */ 2443 #define IXGBE_RXDADV_PKTTYPE_ETQF_MASK 0x00000070 /* ETQF has 8 indices */ 2444 #define IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT 4 /* Right-shift 4 bits */ 2445 2446 /* Security Processing bit Indication */ 2447 #define IXGBE_RXDADV_LNKSEC_STATUS_SECP 0x00020000 2448 #define IXGBE_RXDADV_LNKSEC_ERROR_NO_SA_MATCH 0x08000000 2449 #define IXGBE_RXDADV_LNKSEC_ERROR_REPLAY_ERROR 0x10000000 2450 #define IXGBE_RXDADV_LNKSEC_ERROR_BIT_MASK 0x18000000 2451 #define IXGBE_RXDADV_LNKSEC_ERROR_BAD_SIG 0x18000000 2452 2453 /* Masks to determine if packets should be dropped due to frame errors */ 2454 #define IXGBE_RXD_ERR_FRAME_ERR_MASK ( \ 2455 IXGBE_RXD_ERR_CE | \ 2456 IXGBE_RXD_ERR_LE | \ 2457 IXGBE_RXD_ERR_PE | \ 2458 IXGBE_RXD_ERR_OSE | \ 2459 IXGBE_RXD_ERR_USE) 2460 2461 #define IXGBE_RXDADV_ERR_FRAME_ERR_MASK ( \ 2462 IXGBE_RXDADV_ERR_CE | \ 2463 IXGBE_RXDADV_ERR_LE | \ 2464 IXGBE_RXDADV_ERR_PE | \ 2465 IXGBE_RXDADV_ERR_OSE | \ 2466 IXGBE_RXDADV_ERR_USE) 2467 2468 /* Multicast bit mask */ 2469 #define IXGBE_MCSTCTRL_MFE 0x4 2470 2471 /* Number of Transmit and Receive Descriptors must be a multiple of 8 */ 2472 #define IXGBE_REQ_TX_DESCRIPTOR_MULTIPLE 8 2473 #define IXGBE_REQ_RX_DESCRIPTOR_MULTIPLE 8 2474 #define IXGBE_REQ_TX_BUFFER_GRANULARITY 1024 2475 2476 /* Vlan-specific macros */ 2477 #define IXGBE_RX_DESC_SPECIAL_VLAN_MASK 0x0FFF /* VLAN ID in lower 12 bits */ 2478 #define IXGBE_RX_DESC_SPECIAL_PRI_MASK 0xE000 /* Priority in upper 3 bits */ 2479 #define IXGBE_RX_DESC_SPECIAL_PRI_SHIFT 0x000D /* Priority in upper 3 of 16 */ 2480 #define IXGBE_TX_DESC_SPECIAL_PRI_SHIFT IXGBE_RX_DESC_SPECIAL_PRI_SHIFT 2481 2482 /* SR-IOV specific macros */ 2483 #define IXGBE_MBVFICR_INDEX(vf_number) (vf_number >> 4) 2484 #define IXGBE_MBVFICR(_i) (0x00710 + ((_i) * 4)) 2485 #define IXGBE_VFLRE(_i) ((((_i) & 1) ? 0x001C0 : 0x00600)) 2486 #define IXGBE_VFLREC(_i) (0x00700 + ((_i) * 4)) 2487 /* Translated register #defines */ 2488 #define IXGBE_PVFTDH(P) (0x06010 + (0x40 * (P))) 2489 #define IXGBE_PVFTDT(P) (0x06018 + (0x40 * (P))) 2490 #define IXGBE_PVFTDWBAL(P) (0x06038 + (0x40 * (P))) 2491 #define IXGBE_PVFTDWBAH(P) (0x0603C + (0x40 * (P))) 2492 2493 #define IXGBE_PVFTDWBALn(q_per_pool, vf_number, vf_q_index) \ 2494 (IXGBE_PVFTDWBAL((q_per_pool)*(vf_number) + (vf_q_index))) 2495 #define IXGBE_PVFTDWBAHn(q_per_pool, vf_number, vf_q_index) \ 2496 (IXGBE_PVFTDWBAH((q_per_pool)*(vf_number) + (vf_q_index))) 2497 2498 #define IXGBE_PVFTDHN(q_per_pool, vf_number, vf_q_index) \ 2499 (IXGBE_PVFTDH((q_per_pool)*(vf_number) + (vf_q_index))) 2500 #define IXGBE_PVFTDTN(q_per_pool, vf_number, vf_q_index) \ 2501 (IXGBE_PVFTDT((q_per_pool)*(vf_number) + (vf_q_index))) 2502 2503 enum ixgbe_fdir_pballoc_type { 2504 IXGBE_FDIR_PBALLOC_NONE = 0, 2505 IXGBE_FDIR_PBALLOC_64K = 1, 2506 IXGBE_FDIR_PBALLOC_128K = 2, 2507 IXGBE_FDIR_PBALLOC_256K = 3, 2508 }; 2509 #define IXGBE_FDIR_PBALLOC_SIZE_SHIFT 16 2510 2511 /* Flow Director register values */ 2512 #define IXGBE_FDIRCTRL_PBALLOC_64K 0x00000001 2513 #define IXGBE_FDIRCTRL_PBALLOC_128K 0x00000002 2514 #define IXGBE_FDIRCTRL_PBALLOC_256K 0x00000003 2515 #define IXGBE_FDIRCTRL_INIT_DONE 0x00000008 2516 #define IXGBE_FDIRCTRL_PERFECT_MATCH 0x00000010 2517 #define IXGBE_FDIRCTRL_REPORT_STATUS 0x00000020 2518 #define IXGBE_FDIRCTRL_REPORT_STATUS_ALWAYS 0x00000080 2519 #define IXGBE_FDIRCTRL_DROP_Q_SHIFT 8 2520 #define IXGBE_FDIRCTRL_FLEX_SHIFT 16 2521 #define IXGBE_FDIRCTRL_SEARCHLIM 0x00800000 2522 #define IXGBE_FDIRCTRL_MAX_LENGTH_SHIFT 24 2523 #define IXGBE_FDIRCTRL_FULL_THRESH_MASK 0xF0000000 2524 #define IXGBE_FDIRCTRL_FULL_THRESH_SHIFT 28 2525 2526 #define IXGBE_FDIRTCPM_DPORTM_SHIFT 16 2527 #define IXGBE_FDIRUDPM_DPORTM_SHIFT 16 2528 #define IXGBE_FDIRIP6M_DIPM_SHIFT 16 2529 #define IXGBE_FDIRM_VLANID 0x00000001 2530 #define IXGBE_FDIRM_VLANP 0x00000002 2531 #define IXGBE_FDIRM_POOL 0x00000004 2532 #define IXGBE_FDIRM_L4P 0x00000008 2533 #define IXGBE_FDIRM_FLEX 0x00000010 2534 #define IXGBE_FDIRM_DIPv6 0x00000020 2535 2536 #define IXGBE_FDIRFREE_FREE_MASK 0xFFFF 2537 #define IXGBE_FDIRFREE_FREE_SHIFT 0 2538 #define IXGBE_FDIRFREE_COLL_MASK 0x7FFF0000 2539 #define IXGBE_FDIRFREE_COLL_SHIFT 16 2540 #define IXGBE_FDIRLEN_MAXLEN_MASK 0x3F 2541 #define IXGBE_FDIRLEN_MAXLEN_SHIFT 0 2542 #define IXGBE_FDIRLEN_MAXHASH_MASK 0x7FFF0000 2543 #define IXGBE_FDIRLEN_MAXHASH_SHIFT 16 2544 #define IXGBE_FDIRUSTAT_ADD_MASK 0xFFFF 2545 #define IXGBE_FDIRUSTAT_ADD_SHIFT 0 2546 #define IXGBE_FDIRUSTAT_REMOVE_MASK 0xFFFF0000 2547 #define IXGBE_FDIRUSTAT_REMOVE_SHIFT 16 2548 #define IXGBE_FDIRFSTAT_FADD_MASK 0x00FF 2549 #define IXGBE_FDIRFSTAT_FADD_SHIFT 0 2550 #define IXGBE_FDIRFSTAT_FREMOVE_MASK 0xFF00 2551 #define IXGBE_FDIRFSTAT_FREMOVE_SHIFT 8 2552 #define IXGBE_FDIRPORT_DESTINATION_SHIFT 16 2553 #define IXGBE_FDIRVLAN_FLEX_SHIFT 16 2554 #define IXGBE_FDIRHASH_BUCKET_VALID_SHIFT 15 2555 #define IXGBE_FDIRHASH_SIG_SW_INDEX_SHIFT 16 2556 2557 #define IXGBE_FDIRCMD_CMD_MASK 0x00000003 2558 #define IXGBE_FDIRCMD_CMD_ADD_FLOW 0x00000001 2559 #define IXGBE_FDIRCMD_CMD_REMOVE_FLOW 0x00000002 2560 #define IXGBE_FDIRCMD_CMD_QUERY_REM_FILT 0x00000003 2561 #define IXGBE_FDIRCMD_FILTER_VALID 0x00000004 2562 #define IXGBE_FDIRCMD_FILTER_UPDATE 0x00000008 2563 #define IXGBE_FDIRCMD_IPv6DMATCH 0x00000010 2564 #define IXGBE_FDIRCMD_L4TYPE_UDP 0x00000020 2565 #define IXGBE_FDIRCMD_L4TYPE_TCP 0x00000040 2566 #define IXGBE_FDIRCMD_L4TYPE_SCTP 0x00000060 2567 #define IXGBE_FDIRCMD_IPV6 0x00000080 2568 #define IXGBE_FDIRCMD_CLEARHT 0x00000100 2569 #define IXGBE_FDIRCMD_DROP 0x00000200 2570 #define IXGBE_FDIRCMD_INT 0x00000400 2571 #define IXGBE_FDIRCMD_LAST 0x00000800 2572 #define IXGBE_FDIRCMD_COLLISION 0x00001000 2573 #define IXGBE_FDIRCMD_QUEUE_EN 0x00008000 2574 #define IXGBE_FDIRCMD_FLOW_TYPE_SHIFT 5 2575 #define IXGBE_FDIRCMD_RX_QUEUE_SHIFT 16 2576 #define IXGBE_FDIRCMD_RX_TUNNEL_FILTER_SHIFT 23 2577 #define IXGBE_FDIRCMD_VT_POOL_SHIFT 24 2578 #define IXGBE_FDIR_INIT_DONE_POLL 10 2579 #define IXGBE_FDIRCMD_CMD_POLL 10 2580 #define IXGBE_FDIRCMD_TUNNEL_FILTER 0x00800000 2581 2582 #define IXGBE_FDIR_DROP_QUEUE 127 2583 2584 /* Manageablility Host Interface defines */ 2585 #define IXGBE_HI_MAX_BLOCK_BYTE_LENGTH 1792 /* Num of bytes in range */ 2586 #define IXGBE_HI_MAX_BLOCK_DWORD_LENGTH 448 /* Num of dwords in range */ 2587 #define IXGBE_HI_COMMAND_TIMEOUT 500 /* Process HI command limit */ 2588 #define IXGBE_HI_FLASH_ERASE_TIMEOUT 1000 /* Process Erase command limit */ 2589 #define IXGBE_HI_FLASH_UPDATE_TIMEOUT 5000 /* Process Update command limit */ 2590 #define IXGBE_HI_FLASH_APPLY_TIMEOUT 0 /* Process Apply command limit */ 2591 2592 /* CEM Support */ 2593 #define FW_CEM_HDR_LEN 0x4 2594 #define FW_CEM_CMD_DRIVER_INFO 0xDD 2595 #define FW_CEM_CMD_DRIVER_INFO_LEN 0x5 2596 #define FW_CEM_CMD_RESERVED 0x0 2597 #define FW_CEM_UNUSED_VER 0x0 2598 #define FW_CEM_MAX_RETRIES 3 2599 #define FW_CEM_RESP_STATUS_SUCCESS 0x1 2600 #define FW_READ_SHADOW_RAM_CMD 0x31 2601 #define FW_READ_SHADOW_RAM_LEN 0x6 2602 #define FW_WRITE_SHADOW_RAM_CMD 0x33 2603 #define FW_WRITE_SHADOW_RAM_LEN 0xA /* 8 plus 1 WORD to write */ 2604 #define FW_SHADOW_RAM_DUMP_CMD 0x36 2605 #define FW_SHADOW_RAM_DUMP_LEN 0 2606 #define FW_DEFAULT_CHECKSUM 0xFF /* checksum always 0xFF */ 2607 #define FW_NVM_DATA_OFFSET 3 2608 #define FW_MAX_READ_BUFFER_SIZE 1024 2609 #define FW_DISABLE_RXEN_CMD 0xDE 2610 #define FW_DISABLE_RXEN_LEN 0x1 2611 2612 /* Host Interface Command Structures */ 2613 struct ixgbe_hic_hdr { 2614 u8 cmd; 2615 u8 buf_len; 2616 union { 2617 u8 cmd_resv; 2618 u8 ret_status; 2619 } cmd_or_resp; 2620 u8 checksum; 2621 }; 2622 2623 struct ixgbe_hic_hdr2_req { 2624 u8 cmd; 2625 u8 buf_lenh; 2626 u8 buf_lenl; 2627 u8 checksum; 2628 }; 2629 2630 struct ixgbe_hic_hdr2_rsp { 2631 u8 cmd; 2632 u8 buf_lenl; 2633 u8 buf_lenh_status; /* 7-5: high bits of buf_len, 4-0: status */ 2634 u8 checksum; 2635 }; 2636 2637 union ixgbe_hic_hdr2 { 2638 struct ixgbe_hic_hdr2_req req; 2639 struct ixgbe_hic_hdr2_rsp rsp; 2640 }; 2641 2642 struct ixgbe_hic_drv_info { 2643 struct ixgbe_hic_hdr hdr; 2644 u8 port_num; 2645 u8 ver_sub; 2646 u8 ver_build; 2647 u8 ver_min; 2648 u8 ver_maj; 2649 u8 pad; /* end spacing to ensure length is mult. of dword */ 2650 u16 pad2; /* end spacing to ensure length is mult. of dword2 */ 2651 }; 2652 2653 /* These need to be dword aligned */ 2654 struct ixgbe_hic_read_shadow_ram { 2655 union ixgbe_hic_hdr2 hdr; 2656 u32 address; 2657 u16 length; 2658 u16 pad2; 2659 u16 data; 2660 u16 pad3; 2661 }; 2662 2663 struct ixgbe_hic_write_shadow_ram { 2664 union ixgbe_hic_hdr2 hdr; 2665 __be32 address; 2666 __be16 length; 2667 u16 pad2; 2668 u16 data; 2669 u16 pad3; 2670 }; 2671 2672 struct ixgbe_hic_disable_rxen { 2673 struct ixgbe_hic_hdr hdr; 2674 u8 port_number; 2675 u8 pad2; 2676 u16 pad3; 2677 }; 2678 2679 /* Transmit Descriptor - Advanced */ 2680 union ixgbe_adv_tx_desc { 2681 struct { 2682 __le64 buffer_addr; /* Address of descriptor's data buf */ 2683 __le32 cmd_type_len; 2684 __le32 olinfo_status; 2685 } read; 2686 struct { 2687 __le64 rsvd; /* Reserved */ 2688 __le32 nxtseq_seed; 2689 __le32 status; 2690 } wb; 2691 }; 2692 2693 /* Receive Descriptor - Advanced */ 2694 union ixgbe_adv_rx_desc { 2695 struct { 2696 __le64 pkt_addr; /* Packet buffer address */ 2697 __le64 hdr_addr; /* Header buffer address */ 2698 } read; 2699 struct { 2700 struct { 2701 union { 2702 __le32 data; 2703 struct { 2704 __le16 pkt_info; /* RSS, Pkt type */ 2705 __le16 hdr_info; /* Splithdr, hdrlen */ 2706 } hs_rss; 2707 } lo_dword; 2708 union { 2709 __le32 rss; /* RSS Hash */ 2710 struct { 2711 __le16 ip_id; /* IP id */ 2712 __le16 csum; /* Packet Checksum */ 2713 } csum_ip; 2714 } hi_dword; 2715 } lower; 2716 struct { 2717 __le32 status_error; /* ext status/error */ 2718 __le16 length; /* Packet length */ 2719 __le16 vlan; /* VLAN tag */ 2720 } upper; 2721 } wb; /* writeback */ 2722 }; 2723 2724 /* Context descriptors */ 2725 struct ixgbe_adv_tx_context_desc { 2726 __le32 vlan_macip_lens; 2727 __le32 seqnum_seed; 2728 __le32 type_tucmd_mlhl; 2729 __le32 mss_l4len_idx; 2730 }; 2731 2732 /* Adv Transmit Descriptor Config Masks */ 2733 #define IXGBE_ADVTXD_DTALEN_MASK 0x0000FFFF /* Data buf length(bytes) */ 2734 #define IXGBE_ADVTXD_MAC_LINKSEC 0x00040000 /* Insert LinkSec */ 2735 #define IXGBE_ADVTXD_MAC_TSTAMP 0x00080000 /* IEEE 1588 Time Stamp */ 2736 #define IXGBE_ADVTXD_IPSEC_SA_INDEX_MASK 0x000003FF /* IPSec SA index */ 2737 #define IXGBE_ADVTXD_IPSEC_ESP_LEN_MASK 0x000001FF /* IPSec ESP length */ 2738 #define IXGBE_ADVTXD_DTYP_MASK 0x00F00000 /* DTYP mask */ 2739 #define IXGBE_ADVTXD_DTYP_CTXT 0x00200000 /* Advanced Context Desc */ 2740 #define IXGBE_ADVTXD_DTYP_DATA 0x00300000 /* Advanced Data Descriptor */ 2741 #define IXGBE_ADVTXD_DCMD_EOP IXGBE_TXD_CMD_EOP /* End of Packet */ 2742 #define IXGBE_ADVTXD_DCMD_IFCS IXGBE_TXD_CMD_IFCS /* Insert FCS */ 2743 #define IXGBE_ADVTXD_DCMD_RS IXGBE_TXD_CMD_RS /* Report Status */ 2744 #define IXGBE_ADVTXD_DCMD_DDTYP_ISCSI 0x10000000 /* DDP hdr type or iSCSI */ 2745 #define IXGBE_ADVTXD_DCMD_DEXT IXGBE_TXD_CMD_DEXT /* Desc ext (1=Adv) */ 2746 #define IXGBE_ADVTXD_DCMD_VLE IXGBE_TXD_CMD_VLE /* VLAN pkt enable */ 2747 #define IXGBE_ADVTXD_DCMD_TSE 0x80000000 /* TCP Seg enable */ 2748 #define IXGBE_ADVTXD_STAT_DD IXGBE_TXD_STAT_DD /* Descriptor Done */ 2749 #define IXGBE_ADVTXD_STAT_SN_CRC 0x00000002 /* NXTSEQ/SEED pres in WB */ 2750 #define IXGBE_ADVTXD_STAT_RSV 0x0000000C /* STA Reserved */ 2751 #define IXGBE_ADVTXD_IDX_SHIFT 4 /* Adv desc Index shift */ 2752 #define IXGBE_ADVTXD_CC 0x00000080 /* Check Context */ 2753 #define IXGBE_ADVTXD_POPTS_SHIFT 8 /* Adv desc POPTS shift */ 2754 #define IXGBE_ADVTXD_POPTS_IXSM (IXGBE_TXD_POPTS_IXSM << \ 2755 IXGBE_ADVTXD_POPTS_SHIFT) 2756 #define IXGBE_ADVTXD_POPTS_TXSM (IXGBE_TXD_POPTS_TXSM << \ 2757 IXGBE_ADVTXD_POPTS_SHIFT) 2758 #define IXGBE_ADVTXD_POPTS_ISCO_1ST 0x00000000 /* 1st TSO of iSCSI PDU */ 2759 #define IXGBE_ADVTXD_POPTS_ISCO_MDL 0x00000800 /* Middle TSO of iSCSI PDU */ 2760 #define IXGBE_ADVTXD_POPTS_ISCO_LAST 0x00001000 /* Last TSO of iSCSI PDU */ 2761 #define IXGBE_ADVTXD_POPTS_ISCO_FULL 0x00001800 /* 1st&Last TSO-full iSCSI PDU */ 2762 #define IXGBE_ADVTXD_POPTS_RSV 0x00002000 /* POPTS Reserved */ 2763 #define IXGBE_ADVTXD_PAYLEN_SHIFT 14 /* Adv desc PAYLEN shift */ 2764 #define IXGBE_ADVTXD_MACLEN_SHIFT 9 /* Adv ctxt desc mac len shift */ 2765 #define IXGBE_ADVTXD_VLAN_SHIFT 16 /* Adv ctxt vlan tag shift */ 2766 #define IXGBE_ADVTXD_TUCMD_IPV4 0x00000400 /* IP Packet Type: 1=IPv4 */ 2767 #define IXGBE_ADVTXD_TUCMD_IPV6 0x00000000 /* IP Packet Type: 0=IPv6 */ 2768 #define IXGBE_ADVTXD_TUCMD_L4T_UDP 0x00000000 /* L4 Packet TYPE of UDP */ 2769 #define IXGBE_ADVTXD_TUCMD_L4T_TCP 0x00000800 /* L4 Packet TYPE of TCP */ 2770 #define IXGBE_ADVTXD_TUCMD_L4T_SCTP 0x00001000 /* L4 Packet TYPE of SCTP */ 2771 #define IXGBE_ADVTXD_TUCMD_MKRREQ 0x00002000 /*Req requires Markers and CRC*/ 2772 #define IXGBE_ADVTXD_POPTS_IPSEC 0x00000400 /* IPSec offload request */ 2773 #define IXGBE_ADVTXD_TUCMD_IPSEC_TYPE_ESP 0x00002000 /* IPSec Type ESP */ 2774 #define IXGBE_ADVTXD_TUCMD_IPSEC_ENCRYPT_EN 0x00004000/* ESP Encrypt Enable */ 2775 #define IXGBE_ADVTXT_TUCMD_FCOE 0x00008000 /* FCoE Frame Type */ 2776 #define IXGBE_ADVTXD_FCOEF_EOF_MASK (0x3 << 10) /* FC EOF index */ 2777 #define IXGBE_ADVTXD_FCOEF_SOF ((1 << 2) << 10) /* FC SOF index */ 2778 #define IXGBE_ADVTXD_FCOEF_PARINC ((1 << 3) << 10) /* Rel_Off in F_CTL */ 2779 #define IXGBE_ADVTXD_FCOEF_ORIE ((1 << 4) << 10) /* Orientation: End */ 2780 #define IXGBE_ADVTXD_FCOEF_ORIS ((1 << 5) << 10) /* Orientation: Start */ 2781 #define IXGBE_ADVTXD_FCOEF_EOF_N (0x0 << 10) /* 00: EOFn */ 2782 #define IXGBE_ADVTXD_FCOEF_EOF_T (0x1 << 10) /* 01: EOFt */ 2783 #define IXGBE_ADVTXD_FCOEF_EOF_NI (0x2 << 10) /* 10: EOFni */ 2784 #define IXGBE_ADVTXD_FCOEF_EOF_A (0x3 << 10) /* 11: EOFa */ 2785 #define IXGBE_ADVTXD_L4LEN_SHIFT 8 /* Adv ctxt L4LEN shift */ 2786 #define IXGBE_ADVTXD_MSS_SHIFT 16 /* Adv ctxt MSS shift */ 2787 2788 /* Autonegotiation advertised speeds */ 2789 typedef u32 ixgbe_autoneg_advertised; 2790 /* Link speed */ 2791 typedef u32 ixgbe_link_speed; 2792 #define IXGBE_LINK_SPEED_UNKNOWN 0 2793 #define IXGBE_LINK_SPEED_100_FULL 0x0008 2794 #define IXGBE_LINK_SPEED_1GB_FULL 0x0020 2795 #define IXGBE_LINK_SPEED_2_5GB_FULL 0x0400 2796 #define IXGBE_LINK_SPEED_5GB_FULL 0x0800 2797 #define IXGBE_LINK_SPEED_10GB_FULL 0x0080 2798 #define IXGBE_LINK_SPEED_82598_AUTONEG (IXGBE_LINK_SPEED_1GB_FULL | \ 2799 IXGBE_LINK_SPEED_10GB_FULL) 2800 #define IXGBE_LINK_SPEED_82599_AUTONEG (IXGBE_LINK_SPEED_100_FULL | \ 2801 IXGBE_LINK_SPEED_1GB_FULL | \ 2802 IXGBE_LINK_SPEED_10GB_FULL) 2803 2804 /* Flow Control Data Sheet defined values 2805 * Calculation and defines taken from 802.1bb Annex O 2806 */ 2807 2808 /* BitTimes (BT) conversion */ 2809 #define IXGBE_BT2KB(BT) ((BT + (8 * 1024 - 1)) / (8 * 1024)) 2810 #define IXGBE_B2BT(BT) (BT * 8) 2811 2812 /* Calculate Delay to respond to PFC */ 2813 #define IXGBE_PFC_D 672 2814 2815 /* Calculate Cable Delay */ 2816 #define IXGBE_CABLE_DC 5556 /* Delay Copper */ 2817 #define IXGBE_CABLE_DO 5000 /* Delay Optical */ 2818 2819 /* Calculate Interface Delay X540 */ 2820 #define IXGBE_PHY_DC 25600 /* Delay 10G BASET */ 2821 #define IXGBE_MAC_DC 8192 /* Delay Copper XAUI interface */ 2822 #define IXGBE_XAUI_DC (2 * 2048) /* Delay Copper Phy */ 2823 2824 #define IXGBE_ID_X540 (IXGBE_MAC_DC + IXGBE_XAUI_DC + IXGBE_PHY_DC) 2825 2826 /* Calculate Interface Delay 82598, 82599 */ 2827 #define IXGBE_PHY_D 12800 2828 #define IXGBE_MAC_D 4096 2829 #define IXGBE_XAUI_D (2 * 1024) 2830 2831 #define IXGBE_ID (IXGBE_MAC_D + IXGBE_XAUI_D + IXGBE_PHY_D) 2832 2833 /* Calculate Delay incurred from higher layer */ 2834 #define IXGBE_HD 6144 2835 2836 /* Calculate PCI Bus delay for low thresholds */ 2837 #define IXGBE_PCI_DELAY 10000 2838 2839 /* Calculate X540 delay value in bit times */ 2840 #define IXGBE_DV_X540(_max_frame_link, _max_frame_tc) \ 2841 ((36 * \ 2842 (IXGBE_B2BT(_max_frame_link) + \ 2843 IXGBE_PFC_D + \ 2844 (2 * IXGBE_CABLE_DC) + \ 2845 (2 * IXGBE_ID_X540) + \ 2846 IXGBE_HD) / 25 + 1) + \ 2847 2 * IXGBE_B2BT(_max_frame_tc)) 2848 2849 /* Calculate 82599, 82598 delay value in bit times */ 2850 #define IXGBE_DV(_max_frame_link, _max_frame_tc) \ 2851 ((36 * \ 2852 (IXGBE_B2BT(_max_frame_link) + \ 2853 IXGBE_PFC_D + \ 2854 (2 * IXGBE_CABLE_DC) + \ 2855 (2 * IXGBE_ID) + \ 2856 IXGBE_HD) / 25 + 1) + \ 2857 2 * IXGBE_B2BT(_max_frame_tc)) 2858 2859 /* Calculate low threshold delay values */ 2860 #define IXGBE_LOW_DV_X540(_max_frame_tc) \ 2861 (2 * IXGBE_B2BT(_max_frame_tc) + \ 2862 (36 * IXGBE_PCI_DELAY / 25) + 1) 2863 #define IXGBE_LOW_DV(_max_frame_tc) \ 2864 (2 * IXGBE_LOW_DV_X540(_max_frame_tc)) 2865 2866 /* Software ATR hash keys */ 2867 #define IXGBE_ATR_BUCKET_HASH_KEY 0x3DAD14E2 2868 #define IXGBE_ATR_SIGNATURE_HASH_KEY 0x174D3614 2869 2870 /* Software ATR input stream values and masks */ 2871 #define IXGBE_ATR_HASH_MASK 0x7fff 2872 #define IXGBE_ATR_L4TYPE_MASK 0x3 2873 #define IXGBE_ATR_L4TYPE_UDP 0x1 2874 #define IXGBE_ATR_L4TYPE_TCP 0x2 2875 #define IXGBE_ATR_L4TYPE_SCTP 0x3 2876 #define IXGBE_ATR_L4TYPE_IPV6_MASK 0x4 2877 #define IXGBE_ATR_L4TYPE_TUNNEL_MASK 0x10 2878 enum ixgbe_atr_flow_type { 2879 IXGBE_ATR_FLOW_TYPE_IPV4 = 0x0, 2880 IXGBE_ATR_FLOW_TYPE_UDPV4 = 0x1, 2881 IXGBE_ATR_FLOW_TYPE_TCPV4 = 0x2, 2882 IXGBE_ATR_FLOW_TYPE_SCTPV4 = 0x3, 2883 IXGBE_ATR_FLOW_TYPE_IPV6 = 0x4, 2884 IXGBE_ATR_FLOW_TYPE_UDPV6 = 0x5, 2885 IXGBE_ATR_FLOW_TYPE_TCPV6 = 0x6, 2886 IXGBE_ATR_FLOW_TYPE_SCTPV6 = 0x7, 2887 }; 2888 2889 /* Flow Director ATR input struct. */ 2890 union ixgbe_atr_input { 2891 /* 2892 * Byte layout in order, all values with MSB first: 2893 * 2894 * vm_pool - 1 byte 2895 * flow_type - 1 byte 2896 * vlan_id - 2 bytes 2897 * src_ip - 16 bytes 2898 * dst_ip - 16 bytes 2899 * src_port - 2 bytes 2900 * dst_port - 2 bytes 2901 * flex_bytes - 2 bytes 2902 * bkt_hash - 2 bytes 2903 */ 2904 struct { 2905 u8 vm_pool; 2906 u8 flow_type; 2907 __be16 vlan_id; 2908 __be32 dst_ip[4]; 2909 __be32 src_ip[4]; 2910 __be16 src_port; 2911 __be16 dst_port; 2912 __be16 flex_bytes; 2913 __be16 bkt_hash; 2914 } formatted; 2915 __be32 dword_stream[11]; 2916 }; 2917 2918 /* Flow Director compressed ATR hash input struct */ 2919 union ixgbe_atr_hash_dword { 2920 struct { 2921 u8 vm_pool; 2922 u8 flow_type; 2923 __be16 vlan_id; 2924 } formatted; 2925 __be32 ip; 2926 struct { 2927 __be16 src; 2928 __be16 dst; 2929 } port; 2930 __be16 flex_bytes; 2931 __be32 dword; 2932 }; 2933 2934 #define IXGBE_MVALS_INIT(m) \ 2935 IXGBE_CAT(EEC, m), \ 2936 IXGBE_CAT(FLA, m), \ 2937 IXGBE_CAT(GRC, m), \ 2938 IXGBE_CAT(SRAMREL, m), \ 2939 IXGBE_CAT(FACTPS, m), \ 2940 IXGBE_CAT(SWSM, m), \ 2941 IXGBE_CAT(SWFW_SYNC, m), \ 2942 IXGBE_CAT(FWSM, m), \ 2943 IXGBE_CAT(SDP0_GPIEN, m), \ 2944 IXGBE_CAT(SDP1_GPIEN, m), \ 2945 IXGBE_CAT(SDP2_GPIEN, m), \ 2946 IXGBE_CAT(EICR_GPI_SDP0, m), \ 2947 IXGBE_CAT(EICR_GPI_SDP1, m), \ 2948 IXGBE_CAT(EICR_GPI_SDP2, m), \ 2949 IXGBE_CAT(CIAA, m), \ 2950 IXGBE_CAT(CIAD, m), \ 2951 IXGBE_CAT(I2C_CLK_IN, m), \ 2952 IXGBE_CAT(I2C_CLK_OUT, m), \ 2953 IXGBE_CAT(I2C_DATA_IN, m), \ 2954 IXGBE_CAT(I2C_DATA_OUT, m), \ 2955 IXGBE_CAT(I2C_DATA_OE_N_EN, m), \ 2956 IXGBE_CAT(I2C_BB_EN, m), \ 2957 IXGBE_CAT(I2C_CLK_OE_N_EN, m), \ 2958 IXGBE_CAT(I2CCTL, m) 2959 2960 enum ixgbe_mvals { 2961 IXGBE_MVALS_INIT(IDX), 2962 IXGBE_MVALS_IDX_LIMIT 2963 }; 2964 2965 enum ixgbe_eeprom_type { 2966 ixgbe_eeprom_uninitialized = 0, 2967 ixgbe_eeprom_spi, 2968 ixgbe_flash, 2969 ixgbe_eeprom_none /* No NVM support */ 2970 }; 2971 2972 enum ixgbe_mac_type { 2973 ixgbe_mac_unknown = 0, 2974 ixgbe_mac_82598EB, 2975 ixgbe_mac_82599EB, 2976 ixgbe_mac_X540, 2977 ixgbe_mac_X550, 2978 ixgbe_mac_X550EM_x, 2979 ixgbe_num_macs 2980 }; 2981 2982 enum ixgbe_phy_type { 2983 ixgbe_phy_unknown = 0, 2984 ixgbe_phy_none, 2985 ixgbe_phy_tn, 2986 ixgbe_phy_aq, 2987 ixgbe_phy_x550em_kr, 2988 ixgbe_phy_x550em_kx4, 2989 ixgbe_phy_x550em_ext_t, 2990 ixgbe_phy_cu_unknown, 2991 ixgbe_phy_qt, 2992 ixgbe_phy_xaui, 2993 ixgbe_phy_nl, 2994 ixgbe_phy_sfp_passive_tyco, 2995 ixgbe_phy_sfp_passive_unknown, 2996 ixgbe_phy_sfp_active_unknown, 2997 ixgbe_phy_sfp_avago, 2998 ixgbe_phy_sfp_ftl, 2999 ixgbe_phy_sfp_ftl_active, 3000 ixgbe_phy_sfp_unknown, 3001 ixgbe_phy_sfp_intel, 3002 ixgbe_phy_qsfp_passive_unknown, 3003 ixgbe_phy_qsfp_active_unknown, 3004 ixgbe_phy_qsfp_intel, 3005 ixgbe_phy_qsfp_unknown, 3006 ixgbe_phy_sfp_unsupported, 3007 ixgbe_phy_generic 3008 }; 3009 3010 /* 3011 * SFP+ module type IDs: 3012 * 3013 * ID Module Type 3014 * ============= 3015 * 0 SFP_DA_CU 3016 * 1 SFP_SR 3017 * 2 SFP_LR 3018 * 3 SFP_DA_CU_CORE0 - 82599-specific 3019 * 4 SFP_DA_CU_CORE1 - 82599-specific 3020 * 5 SFP_SR/LR_CORE0 - 82599-specific 3021 * 6 SFP_SR/LR_CORE1 - 82599-specific 3022 */ 3023 enum ixgbe_sfp_type { 3024 ixgbe_sfp_type_da_cu = 0, 3025 ixgbe_sfp_type_sr = 1, 3026 ixgbe_sfp_type_lr = 2, 3027 ixgbe_sfp_type_da_cu_core0 = 3, 3028 ixgbe_sfp_type_da_cu_core1 = 4, 3029 ixgbe_sfp_type_srlr_core0 = 5, 3030 ixgbe_sfp_type_srlr_core1 = 6, 3031 ixgbe_sfp_type_da_act_lmt_core0 = 7, 3032 ixgbe_sfp_type_da_act_lmt_core1 = 8, 3033 ixgbe_sfp_type_1g_cu_core0 = 9, 3034 ixgbe_sfp_type_1g_cu_core1 = 10, 3035 ixgbe_sfp_type_1g_sx_core0 = 11, 3036 ixgbe_sfp_type_1g_sx_core1 = 12, 3037 ixgbe_sfp_type_1g_lx_core0 = 13, 3038 ixgbe_sfp_type_1g_lx_core1 = 14, 3039 ixgbe_sfp_type_not_present = 0xFFFE, 3040 ixgbe_sfp_type_unknown = 0xFFFF 3041 }; 3042 3043 enum ixgbe_media_type { 3044 ixgbe_media_type_unknown = 0, 3045 ixgbe_media_type_fiber, 3046 ixgbe_media_type_fiber_qsfp, 3047 ixgbe_media_type_fiber_lco, 3048 ixgbe_media_type_copper, 3049 ixgbe_media_type_backplane, 3050 ixgbe_media_type_cx4, 3051 ixgbe_media_type_virtual 3052 }; 3053 3054 /* Flow Control Settings */ 3055 enum ixgbe_fc_mode { 3056 ixgbe_fc_none = 0, 3057 ixgbe_fc_rx_pause, 3058 ixgbe_fc_tx_pause, 3059 ixgbe_fc_full, 3060 ixgbe_fc_default 3061 }; 3062 3063 /* Smart Speed Settings */ 3064 #define IXGBE_SMARTSPEED_MAX_RETRIES 3 3065 enum ixgbe_smart_speed { 3066 ixgbe_smart_speed_auto = 0, 3067 ixgbe_smart_speed_on, 3068 ixgbe_smart_speed_off 3069 }; 3070 3071 /* PCI bus types */ 3072 enum ixgbe_bus_type { 3073 ixgbe_bus_type_unknown = 0, 3074 ixgbe_bus_type_pci_express, 3075 ixgbe_bus_type_internal, 3076 ixgbe_bus_type_reserved 3077 }; 3078 3079 /* PCI bus speeds */ 3080 enum ixgbe_bus_speed { 3081 ixgbe_bus_speed_unknown = 0, 3082 ixgbe_bus_speed_33 = 33, 3083 ixgbe_bus_speed_66 = 66, 3084 ixgbe_bus_speed_100 = 100, 3085 ixgbe_bus_speed_120 = 120, 3086 ixgbe_bus_speed_133 = 133, 3087 ixgbe_bus_speed_2500 = 2500, 3088 ixgbe_bus_speed_5000 = 5000, 3089 ixgbe_bus_speed_8000 = 8000, 3090 ixgbe_bus_speed_reserved 3091 }; 3092 3093 /* PCI bus widths */ 3094 enum ixgbe_bus_width { 3095 ixgbe_bus_width_unknown = 0, 3096 ixgbe_bus_width_pcie_x1 = 1, 3097 ixgbe_bus_width_pcie_x2 = 2, 3098 ixgbe_bus_width_pcie_x4 = 4, 3099 ixgbe_bus_width_pcie_x8 = 8, 3100 ixgbe_bus_width_32 = 32, 3101 ixgbe_bus_width_64 = 64, 3102 ixgbe_bus_width_reserved 3103 }; 3104 3105 struct ixgbe_addr_filter_info { 3106 u32 num_mc_addrs; 3107 u32 rar_used_count; 3108 u32 mta_in_use; 3109 u32 overflow_promisc; 3110 bool uc_set_promisc; 3111 bool user_set_promisc; 3112 }; 3113 3114 /* Bus parameters */ 3115 struct ixgbe_bus_info { 3116 enum ixgbe_bus_speed speed; 3117 enum ixgbe_bus_width width; 3118 enum ixgbe_bus_type type; 3119 3120 u16 func; 3121 u16 lan_id; 3122 }; 3123 3124 /* Flow control parameters */ 3125 struct ixgbe_fc_info { 3126 u32 high_water[MAX_TRAFFIC_CLASS]; /* Flow Control High-water */ 3127 u32 low_water[MAX_TRAFFIC_CLASS]; /* Flow Control Low-water */ 3128 u16 pause_time; /* Flow Control Pause timer */ 3129 bool send_xon; /* Flow control send XON */ 3130 bool strict_ieee; /* Strict IEEE mode */ 3131 bool disable_fc_autoneg; /* Do not autonegotiate FC */ 3132 bool fc_was_autonegged; /* Is current_mode the result of autonegging? */ 3133 enum ixgbe_fc_mode current_mode; /* FC mode in effect */ 3134 enum ixgbe_fc_mode requested_mode; /* FC mode requested by caller */ 3135 }; 3136 3137 /* Statistics counters collected by the MAC */ 3138 struct ixgbe_hw_stats { 3139 u64 crcerrs; 3140 u64 illerrc; 3141 u64 errbc; 3142 u64 mspdc; 3143 u64 mpctotal; 3144 u64 mpc[8]; 3145 u64 mlfc; 3146 u64 mrfc; 3147 u64 rlec; 3148 u64 lxontxc; 3149 u64 lxonrxc; 3150 u64 lxofftxc; 3151 u64 lxoffrxc; 3152 u64 pxontxc[8]; 3153 u64 pxonrxc[8]; 3154 u64 pxofftxc[8]; 3155 u64 pxoffrxc[8]; 3156 u64 prc64; 3157 u64 prc127; 3158 u64 prc255; 3159 u64 prc511; 3160 u64 prc1023; 3161 u64 prc1522; 3162 u64 gprc; 3163 u64 bprc; 3164 u64 mprc; 3165 u64 gptc; 3166 u64 gorc; 3167 u64 gotc; 3168 u64 rnbc[8]; 3169 u64 ruc; 3170 u64 rfc; 3171 u64 roc; 3172 u64 rjc; 3173 u64 mngprc; 3174 u64 mngpdc; 3175 u64 mngptc; 3176 u64 tor; 3177 u64 tpr; 3178 u64 tpt; 3179 u64 ptc64; 3180 u64 ptc127; 3181 u64 ptc255; 3182 u64 ptc511; 3183 u64 ptc1023; 3184 u64 ptc1522; 3185 u64 mptc; 3186 u64 bptc; 3187 u64 xec; 3188 u64 rqsmr[16]; 3189 u64 tqsmr[8]; 3190 u64 qprc[16]; 3191 u64 qptc[16]; 3192 u64 qbrc[16]; 3193 u64 qbtc[16]; 3194 u64 qprdc[16]; 3195 u64 pxon2offc[8]; 3196 u64 fdirustat_add; 3197 u64 fdirustat_remove; 3198 u64 fdirfstat_fadd; 3199 u64 fdirfstat_fremove; 3200 u64 fdirmatch; 3201 u64 fdirmiss; 3202 u64 fccrc; 3203 u64 fcoerpdc; 3204 u64 fcoeprc; 3205 u64 fcoeptc; 3206 u64 fcoedwrc; 3207 u64 fcoedwtc; 3208 u64 fcoe_noddp; 3209 u64 fcoe_noddp_ext_buff; 3210 u64 b2ospc; 3211 u64 b2ogprc; 3212 u64 o2bgptc; 3213 u64 o2bspc; 3214 }; 3215 3216 /* forward declaration */ 3217 struct ixgbe_hw; 3218 3219 /* iterator type for walking multicast address lists */ 3220 typedef u8* (*ixgbe_mc_addr_itr) (struct ixgbe_hw *hw, u8 **mc_addr_ptr, 3221 u32 *vmdq); 3222 3223 /* Function pointer table */ 3224 struct ixgbe_eeprom_operations { 3225 s32 (*init_params)(struct ixgbe_hw *); 3226 s32 (*read)(struct ixgbe_hw *, u16, u16 *); 3227 s32 (*read_buffer)(struct ixgbe_hw *, u16, u16, u16 *); 3228 s32 (*write)(struct ixgbe_hw *, u16, u16); 3229 s32 (*write_buffer)(struct ixgbe_hw *, u16, u16, u16 *); 3230 s32 (*validate_checksum)(struct ixgbe_hw *, u16 *); 3231 s32 (*update_checksum)(struct ixgbe_hw *); 3232 s32 (*calc_checksum)(struct ixgbe_hw *); 3233 }; 3234 3235 struct ixgbe_mac_operations { 3236 s32 (*init_hw)(struct ixgbe_hw *); 3237 s32 (*reset_hw)(struct ixgbe_hw *); 3238 s32 (*start_hw)(struct ixgbe_hw *); 3239 s32 (*clear_hw_cntrs)(struct ixgbe_hw *); 3240 enum ixgbe_media_type (*get_media_type)(struct ixgbe_hw *); 3241 s32 (*get_mac_addr)(struct ixgbe_hw *, u8 *); 3242 s32 (*get_san_mac_addr)(struct ixgbe_hw *, u8 *); 3243 s32 (*get_device_caps)(struct ixgbe_hw *, u16 *); 3244 s32 (*get_wwn_prefix)(struct ixgbe_hw *, u16 *, u16 *); 3245 s32 (*stop_adapter)(struct ixgbe_hw *); 3246 s32 (*get_bus_info)(struct ixgbe_hw *); 3247 void (*set_lan_id)(struct ixgbe_hw *); 3248 s32 (*read_analog_reg8)(struct ixgbe_hw*, u32, u8*); 3249 s32 (*write_analog_reg8)(struct ixgbe_hw*, u32, u8); 3250 s32 (*setup_sfp)(struct ixgbe_hw *); 3251 s32 (*disable_rx_buff)(struct ixgbe_hw *); 3252 s32 (*enable_rx_buff)(struct ixgbe_hw *); 3253 s32 (*enable_rx_dma)(struct ixgbe_hw *, u32); 3254 s32 (*acquire_swfw_sync)(struct ixgbe_hw *, u32); 3255 void (*release_swfw_sync)(struct ixgbe_hw *, u32); 3256 s32 (*prot_autoc_read)(struct ixgbe_hw *, bool *, u32 *); 3257 s32 (*prot_autoc_write)(struct ixgbe_hw *, u32, bool); 3258 3259 /* Link */ 3260 void (*disable_tx_laser)(struct ixgbe_hw *); 3261 void (*enable_tx_laser)(struct ixgbe_hw *); 3262 void (*flap_tx_laser)(struct ixgbe_hw *); 3263 void (*stop_link_on_d3)(struct ixgbe_hw *); 3264 s32 (*setup_link)(struct ixgbe_hw *, ixgbe_link_speed, bool); 3265 s32 (*setup_mac_link)(struct ixgbe_hw *, ixgbe_link_speed, bool); 3266 s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *, bool); 3267 s32 (*get_link_capabilities)(struct ixgbe_hw *, ixgbe_link_speed *, 3268 bool *); 3269 void (*set_rate_select_speed)(struct ixgbe_hw *, ixgbe_link_speed); 3270 3271 /* Packet Buffer Manipulation */ 3272 void (*set_rxpba)(struct ixgbe_hw *, int, u32, int); 3273 3274 /* LED */ 3275 s32 (*led_on)(struct ixgbe_hw *, u32); 3276 s32 (*led_off)(struct ixgbe_hw *, u32); 3277 s32 (*blink_led_start)(struct ixgbe_hw *, u32); 3278 s32 (*blink_led_stop)(struct ixgbe_hw *, u32); 3279 3280 /* RAR, Multicast, VLAN */ 3281 s32 (*set_rar)(struct ixgbe_hw *, u32, u8 *, u32, u32); 3282 s32 (*clear_rar)(struct ixgbe_hw *, u32); 3283 s32 (*set_vmdq)(struct ixgbe_hw *, u32, u32); 3284 s32 (*set_vmdq_san_mac)(struct ixgbe_hw *, u32); 3285 s32 (*clear_vmdq)(struct ixgbe_hw *, u32, u32); 3286 s32 (*init_rx_addrs)(struct ixgbe_hw *); 3287 s32 (*update_mc_addr_list)(struct ixgbe_hw *, struct net_device *); 3288 s32 (*enable_mc)(struct ixgbe_hw *); 3289 s32 (*disable_mc)(struct ixgbe_hw *); 3290 s32 (*clear_vfta)(struct ixgbe_hw *); 3291 s32 (*set_vfta)(struct ixgbe_hw *, u32, u32, bool); 3292 s32 (*init_uta_tables)(struct ixgbe_hw *); 3293 void (*set_mac_anti_spoofing)(struct ixgbe_hw *, bool, int); 3294 void (*set_vlan_anti_spoofing)(struct ixgbe_hw *, bool, int); 3295 3296 /* Flow Control */ 3297 s32 (*fc_enable)(struct ixgbe_hw *); 3298 3299 /* Manageability interface */ 3300 s32 (*set_fw_drv_ver)(struct ixgbe_hw *, u8, u8, u8, u8); 3301 s32 (*get_thermal_sensor_data)(struct ixgbe_hw *); 3302 s32 (*init_thermal_sensor_thresh)(struct ixgbe_hw *hw); 3303 void (*disable_rx)(struct ixgbe_hw *hw); 3304 void (*enable_rx)(struct ixgbe_hw *hw); 3305 void (*set_source_address_pruning)(struct ixgbe_hw *, bool, 3306 unsigned int); 3307 void (*set_ethertype_anti_spoofing)(struct ixgbe_hw *, bool, int); 3308 3309 /* DMA Coalescing */ 3310 s32 (*dmac_config)(struct ixgbe_hw *hw); 3311 s32 (*dmac_update_tcs)(struct ixgbe_hw *hw); 3312 s32 (*dmac_config_tcs)(struct ixgbe_hw *hw); 3313 }; 3314 3315 struct ixgbe_phy_operations { 3316 s32 (*identify)(struct ixgbe_hw *); 3317 s32 (*identify_sfp)(struct ixgbe_hw *); 3318 s32 (*init)(struct ixgbe_hw *); 3319 s32 (*reset)(struct ixgbe_hw *); 3320 s32 (*read_reg)(struct ixgbe_hw *, u32, u32, u16 *); 3321 s32 (*write_reg)(struct ixgbe_hw *, u32, u32, u16); 3322 s32 (*read_reg_mdi)(struct ixgbe_hw *, u32, u32, u16 *); 3323 s32 (*write_reg_mdi)(struct ixgbe_hw *, u32, u32, u16); 3324 s32 (*setup_link)(struct ixgbe_hw *); 3325 s32 (*setup_internal_link)(struct ixgbe_hw *); 3326 s32 (*setup_link_speed)(struct ixgbe_hw *, ixgbe_link_speed, bool); 3327 s32 (*check_link)(struct ixgbe_hw *, ixgbe_link_speed *, bool *); 3328 s32 (*get_firmware_version)(struct ixgbe_hw *, u16 *); 3329 s32 (*read_i2c_byte)(struct ixgbe_hw *, u8, u8, u8 *); 3330 s32 (*write_i2c_byte)(struct ixgbe_hw *, u8, u8, u8); 3331 s32 (*read_i2c_sff8472)(struct ixgbe_hw *, u8 , u8 *); 3332 s32 (*read_i2c_eeprom)(struct ixgbe_hw *, u8 , u8 *); 3333 s32 (*write_i2c_eeprom)(struct ixgbe_hw *, u8, u8); 3334 s32 (*read_i2c_combined)(struct ixgbe_hw *, u8 addr, u16 reg, u16 *val); 3335 s32 (*write_i2c_combined)(struct ixgbe_hw *, u8 addr, u16 reg, u16 val); 3336 s32 (*check_overtemp)(struct ixgbe_hw *); 3337 s32 (*set_phy_power)(struct ixgbe_hw *, bool on); 3338 s32 (*enter_lplu)(struct ixgbe_hw *); 3339 s32 (*handle_lasi)(struct ixgbe_hw *hw); 3340 s32 (*read_i2c_combined_unlocked)(struct ixgbe_hw *, u8 addr, u16 reg, 3341 u16 *value); 3342 s32 (*write_i2c_combined_unlocked)(struct ixgbe_hw *, u8 addr, u16 reg, 3343 u16 value); 3344 }; 3345 3346 struct ixgbe_eeprom_info { 3347 struct ixgbe_eeprom_operations ops; 3348 enum ixgbe_eeprom_type type; 3349 u32 semaphore_delay; 3350 u16 word_size; 3351 u16 address_bits; 3352 u16 word_page_size; 3353 u16 ctrl_word_3; 3354 }; 3355 3356 #define IXGBE_FLAGS_DOUBLE_RESET_REQUIRED 0x01 3357 struct ixgbe_mac_info { 3358 struct ixgbe_mac_operations ops; 3359 enum ixgbe_mac_type type; 3360 u8 addr[ETH_ALEN]; 3361 u8 perm_addr[ETH_ALEN]; 3362 u8 san_addr[ETH_ALEN]; 3363 /* prefix for World Wide Node Name (WWNN) */ 3364 u16 wwnn_prefix; 3365 /* prefix for World Wide Port Name (WWPN) */ 3366 u16 wwpn_prefix; 3367 u16 max_msix_vectors; 3368 #define IXGBE_MAX_MTA 128 3369 u32 mta_shadow[IXGBE_MAX_MTA]; 3370 s32 mc_filter_type; 3371 u32 mcft_size; 3372 u32 vft_size; 3373 u32 num_rar_entries; 3374 u32 rar_highwater; 3375 u32 rx_pb_size; 3376 u32 max_tx_queues; 3377 u32 max_rx_queues; 3378 u32 orig_autoc; 3379 u32 orig_autoc2; 3380 bool orig_link_settings_stored; 3381 bool autotry_restart; 3382 u8 flags; 3383 u8 san_mac_rar_index; 3384 struct ixgbe_thermal_sensor_data thermal_sensor_data; 3385 bool set_lben; 3386 }; 3387 3388 struct ixgbe_phy_info { 3389 struct ixgbe_phy_operations ops; 3390 struct mdio_if_info mdio; 3391 enum ixgbe_phy_type type; 3392 u32 id; 3393 enum ixgbe_sfp_type sfp_type; 3394 bool sfp_setup_needed; 3395 u32 revision; 3396 enum ixgbe_media_type media_type; 3397 u32 phy_semaphore_mask; 3398 bool reset_disable; 3399 ixgbe_autoneg_advertised autoneg_advertised; 3400 ixgbe_link_speed speeds_supported; 3401 enum ixgbe_smart_speed smart_speed; 3402 bool smart_speed_active; 3403 bool multispeed_fiber; 3404 bool reset_if_overtemp; 3405 bool qsfp_shared_i2c_bus; 3406 u32 nw_mng_if_sel; 3407 }; 3408 3409 #include "ixgbe_mbx.h" 3410 3411 struct ixgbe_mbx_operations { 3412 s32 (*init_params)(struct ixgbe_hw *hw); 3413 s32 (*read)(struct ixgbe_hw *, u32 *, u16, u16); 3414 s32 (*write)(struct ixgbe_hw *, u32 *, u16, u16); 3415 s32 (*read_posted)(struct ixgbe_hw *, u32 *, u16, u16); 3416 s32 (*write_posted)(struct ixgbe_hw *, u32 *, u16, u16); 3417 s32 (*check_for_msg)(struct ixgbe_hw *, u16); 3418 s32 (*check_for_ack)(struct ixgbe_hw *, u16); 3419 s32 (*check_for_rst)(struct ixgbe_hw *, u16); 3420 }; 3421 3422 struct ixgbe_mbx_stats { 3423 u32 msgs_tx; 3424 u32 msgs_rx; 3425 3426 u32 acks; 3427 u32 reqs; 3428 u32 rsts; 3429 }; 3430 3431 struct ixgbe_mbx_info { 3432 struct ixgbe_mbx_operations ops; 3433 struct ixgbe_mbx_stats stats; 3434 u32 timeout; 3435 u32 usec_delay; 3436 u32 v2p_mailbox; 3437 u16 size; 3438 }; 3439 3440 struct ixgbe_hw { 3441 u8 __iomem *hw_addr; 3442 void *back; 3443 struct ixgbe_mac_info mac; 3444 struct ixgbe_addr_filter_info addr_ctrl; 3445 struct ixgbe_fc_info fc; 3446 struct ixgbe_phy_info phy; 3447 struct ixgbe_eeprom_info eeprom; 3448 struct ixgbe_bus_info bus; 3449 struct ixgbe_mbx_info mbx; 3450 const u32 *mvals; 3451 u16 device_id; 3452 u16 vendor_id; 3453 u16 subsystem_device_id; 3454 u16 subsystem_vendor_id; 3455 u8 revision_id; 3456 bool adapter_stopped; 3457 bool force_full_reset; 3458 bool allow_unsupported_sfp; 3459 bool wol_enabled; 3460 }; 3461 3462 struct ixgbe_info { 3463 enum ixgbe_mac_type mac; 3464 s32 (*get_invariants)(struct ixgbe_hw *); 3465 struct ixgbe_mac_operations *mac_ops; 3466 struct ixgbe_eeprom_operations *eeprom_ops; 3467 struct ixgbe_phy_operations *phy_ops; 3468 struct ixgbe_mbx_operations *mbx_ops; 3469 const u32 *mvals; 3470 }; 3471 3472 3473 /* Error Codes */ 3474 #define IXGBE_ERR_EEPROM -1 3475 #define IXGBE_ERR_EEPROM_CHECKSUM -2 3476 #define IXGBE_ERR_PHY -3 3477 #define IXGBE_ERR_CONFIG -4 3478 #define IXGBE_ERR_PARAM -5 3479 #define IXGBE_ERR_MAC_TYPE -6 3480 #define IXGBE_ERR_UNKNOWN_PHY -7 3481 #define IXGBE_ERR_LINK_SETUP -8 3482 #define IXGBE_ERR_ADAPTER_STOPPED -9 3483 #define IXGBE_ERR_INVALID_MAC_ADDR -10 3484 #define IXGBE_ERR_DEVICE_NOT_SUPPORTED -11 3485 #define IXGBE_ERR_MASTER_REQUESTS_PENDING -12 3486 #define IXGBE_ERR_INVALID_LINK_SETTINGS -13 3487 #define IXGBE_ERR_AUTONEG_NOT_COMPLETE -14 3488 #define IXGBE_ERR_RESET_FAILED -15 3489 #define IXGBE_ERR_SWFW_SYNC -16 3490 #define IXGBE_ERR_PHY_ADDR_INVALID -17 3491 #define IXGBE_ERR_I2C -18 3492 #define IXGBE_ERR_SFP_NOT_SUPPORTED -19 3493 #define IXGBE_ERR_SFP_NOT_PRESENT -20 3494 #define IXGBE_ERR_SFP_NO_INIT_SEQ_PRESENT -21 3495 #define IXGBE_ERR_NO_SAN_ADDR_PTR -22 3496 #define IXGBE_ERR_FDIR_REINIT_FAILED -23 3497 #define IXGBE_ERR_EEPROM_VERSION -24 3498 #define IXGBE_ERR_NO_SPACE -25 3499 #define IXGBE_ERR_OVERTEMP -26 3500 #define IXGBE_ERR_FC_NOT_NEGOTIATED -27 3501 #define IXGBE_ERR_FC_NOT_SUPPORTED -28 3502 #define IXGBE_ERR_SFP_SETUP_NOT_COMPLETE -30 3503 #define IXGBE_ERR_PBA_SECTION -31 3504 #define IXGBE_ERR_INVALID_ARGUMENT -32 3505 #define IXGBE_ERR_HOST_INTERFACE_COMMAND -33 3506 #define IXGBE_ERR_FDIR_CMD_INCOMPLETE -38 3507 #define IXGBE_NOT_IMPLEMENTED 0x7FFFFFFF 3508 3509 #define IXGBE_FUSES0_GROUP(_i) (0x11158 + ((_i) * 4)) 3510 #define IXGBE_FUSES0_300MHZ BIT(5) 3511 #define IXGBE_FUSES0_REV_MASK (3 << 6) 3512 3513 #define IXGBE_KRM_PORT_CAR_GEN_CTRL(P) ((P) ? 0x8010 : 0x4010) 3514 #define IXGBE_KRM_LINK_CTRL_1(P) ((P) ? 0x820C : 0x420C) 3515 #define IXGBE_KRM_DSP_TXFFE_STATE_4(P) ((P) ? 0x8634 : 0x4634) 3516 #define IXGBE_KRM_DSP_TXFFE_STATE_5(P) ((P) ? 0x8638 : 0x4638) 3517 #define IXGBE_KRM_RX_TRN_LINKUP_CTRL(P) ((P) ? 0x8B00 : 0x4B00) 3518 #define IXGBE_KRM_PMD_DFX_BURNIN(P) ((P) ? 0x8E00 : 0x4E00) 3519 #define IXGBE_KRM_TX_COEFF_CTRL_1(P) ((P) ? 0x9520 : 0x5520) 3520 #define IXGBE_KRM_RX_ANA_CTL(P) ((P) ? 0x9A00 : 0x5A00) 3521 3522 #define IXGBE_KRM_PORT_CAR_GEN_CTRL_NELB_32B (1 << 9) 3523 #define IXGBE_KRM_PORT_CAR_GEN_CTRL_NELB_KRPCS (1 << 11) 3524 3525 #define IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_MASK (0x7 << 8) 3526 #define IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_1G (2 << 8) 3527 #define IXGBE_KRM_LINK_CTRL_1_TETH_FORCE_SPEED_10G (4 << 8) 3528 #define IXGBE_KRM_LINK_CTRL_1_TETH_AN_FEC_REQ (1 << 14) 3529 #define IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_FEC (1 << 15) 3530 #define IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KX (1 << 16) 3531 #define IXGBE_KRM_LINK_CTRL_1_TETH_AN_CAP_KR (1 << 18) 3532 #define IXGBE_KRM_LINK_CTRL_1_TETH_EEE_CAP_KX (1 << 24) 3533 #define IXGBE_KRM_LINK_CTRL_1_TETH_EEE_CAP_KR (1 << 26) 3534 #define IXGBE_KRM_LINK_CTRL_1_TETH_AN_ENABLE (1 << 29) 3535 #define IXGBE_KRM_LINK_CTRL_1_TETH_AN_RESTART (1 << 31) 3536 3537 #define IXGBE_KRM_DSP_TXFFE_STATE_C0_EN (1 << 6) 3538 #define IXGBE_KRM_DSP_TXFFE_STATE_CP1_CN1_EN (1 << 15) 3539 #define IXGBE_KRM_DSP_TXFFE_STATE_CO_ADAPT_EN (1 << 16) 3540 3541 #define IXGBE_KRM_RX_TRN_LINKUP_CTRL_CONV_WO_PROTOCOL (1 << 4) 3542 #define IXGBE_KRM_RX_TRN_LINKUP_CTRL_PROTOCOL_BYPASS (1 << 2) 3543 3544 #define IXGBE_KRM_PMD_DFX_BURNIN_TX_RX_KR_LB_MASK (0x3 << 16) 3545 3546 #define IXGBE_KRM_TX_COEFF_CTRL_1_CMINUS1_OVRRD_EN (1 << 1) 3547 #define IXGBE_KRM_TX_COEFF_CTRL_1_CPLUS1_OVRRD_EN (1 << 2) 3548 #define IXGBE_KRM_TX_COEFF_CTRL_1_CZERO_EN (1 << 3) 3549 #define IXGBE_KRM_TX_COEFF_CTRL_1_OVRRD_EN (1 << 31) 3550 3551 #define IXGBE_KX4_LINK_CNTL_1 0x4C 3552 #define IXGBE_KX4_LINK_CNTL_1_TETH_AN_CAP_KX (1 << 16) 3553 #define IXGBE_KX4_LINK_CNTL_1_TETH_AN_CAP_KX4 (1 << 17) 3554 #define IXGBE_KX4_LINK_CNTL_1_TETH_EEE_CAP_KX (1 << 24) 3555 #define IXGBE_KX4_LINK_CNTL_1_TETH_EEE_CAP_KX4 (1 << 25) 3556 #define IXGBE_KX4_LINK_CNTL_1_TETH_AN_ENABLE (1 << 29) 3557 #define IXGBE_KX4_LINK_CNTL_1_TETH_FORCE_LINK_UP (1 << 30) 3558 #define IXGBE_KX4_LINK_CNTL_1_TETH_AN_RESTART (1 << 31) 3559 3560 #define IXGBE_SB_IOSF_INDIRECT_CTRL 0x00011144 3561 #define IXGBE_SB_IOSF_INDIRECT_DATA 0x00011148 3562 3563 #define IXGBE_SB_IOSF_CTRL_ADDR_SHIFT 0 3564 #define IXGBE_SB_IOSF_CTRL_ADDR_MASK 0xFF 3565 #define IXGBE_SB_IOSF_CTRL_RESP_STAT_SHIFT 18 3566 #define IXGBE_SB_IOSF_CTRL_RESP_STAT_MASK \ 3567 (0x3 << IXGBE_SB_IOSF_CTRL_RESP_STAT_SHIFT) 3568 #define IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT 20 3569 #define IXGBE_SB_IOSF_CTRL_CMPL_ERR_MASK \ 3570 (0xFF << IXGBE_SB_IOSF_CTRL_CMPL_ERR_SHIFT) 3571 #define IXGBE_SB_IOSF_CTRL_TARGET_SELECT_SHIFT 28 3572 #define IXGBE_SB_IOSF_CTRL_TARGET_SELECT_MASK 0x7 3573 #define IXGBE_SB_IOSF_CTRL_BUSY_SHIFT 31 3574 #define IXGBE_SB_IOSF_CTRL_BUSY (1 << IXGBE_SB_IOSF_CTRL_BUSY_SHIFT) 3575 #define IXGBE_SB_IOSF_TARGET_KR_PHY 0 3576 #define IXGBE_SB_IOSF_TARGET_KX4_UNIPHY 1 3577 #define IXGBE_SB_IOSF_TARGET_KX4_PCS0 2 3578 #define IXGBE_SB_IOSF_TARGET_KX4_PCS1 3 3579 3580 #define IXGBE_NW_MNG_IF_SEL 0x00011178 3581 #define IXGBE_NW_MNG_IF_SEL_INT_PHY_MODE BIT(24) 3582 #endif /* _IXGBE_TYPE_H_ */ 3583