1 /*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28 #include <linux/irq.h>
29 #include <drm/drmP.h>
30 #include <drm/drm_crtc_helper.h>
31 #include <drm/amdgpu_drm.h>
32 #include "amdgpu.h"
33 #include "amdgpu_ih.h"
34 #include "atom.h"
35 #include "amdgpu_connectors.h"
36
37 #include <linux/pm_runtime.h>
38
39 #define AMDGPU_WAIT_IDLE_TIMEOUT 200
40
41 /*
42 * Handle hotplug events outside the interrupt handler proper.
43 */
44 /**
45 * amdgpu_hotplug_work_func - display hotplug work handler
46 *
47 * @work: work struct
48 *
49 * This is the hot plug event work handler (all asics).
50 * The work gets scheduled from the irq handler if there
51 * was a hot plug interrupt. It walks the connector table
52 * and calls the hotplug handler for each one, then sends
53 * a drm hotplug event to alert userspace.
54 */
amdgpu_hotplug_work_func(struct work_struct * work)55 static void amdgpu_hotplug_work_func(struct work_struct *work)
56 {
57 struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
58 hotplug_work);
59 struct drm_device *dev = adev->ddev;
60 struct drm_mode_config *mode_config = &dev->mode_config;
61 struct drm_connector *connector;
62
63 mutex_lock(&mode_config->mutex);
64 if (mode_config->num_connector) {
65 list_for_each_entry(connector, &mode_config->connector_list, head)
66 amdgpu_connector_hotplug(connector);
67 }
68 mutex_unlock(&mode_config->mutex);
69 /* Just fire off a uevent and let userspace tell us what to do */
70 drm_helper_hpd_irq_event(dev);
71 }
72
73 /**
74 * amdgpu_irq_reset_work_func - execute gpu reset
75 *
76 * @work: work struct
77 *
78 * Execute scheduled gpu reset (cayman+).
79 * This function is called when the irq handler
80 * thinks we need a gpu reset.
81 */
amdgpu_irq_reset_work_func(struct work_struct * work)82 static void amdgpu_irq_reset_work_func(struct work_struct *work)
83 {
84 struct amdgpu_device *adev = container_of(work, struct amdgpu_device,
85 reset_work);
86
87 amdgpu_gpu_reset(adev);
88 }
89
90 /* Disable *all* interrupts */
amdgpu_irq_disable_all(struct amdgpu_device * adev)91 static void amdgpu_irq_disable_all(struct amdgpu_device *adev)
92 {
93 unsigned long irqflags;
94 unsigned i, j;
95 int r;
96
97 spin_lock_irqsave(&adev->irq.lock, irqflags);
98 for (i = 0; i < AMDGPU_MAX_IRQ_SRC_ID; ++i) {
99 struct amdgpu_irq_src *src = adev->irq.sources[i];
100
101 if (!src || !src->funcs->set || !src->num_types)
102 continue;
103
104 for (j = 0; j < src->num_types; ++j) {
105 atomic_set(&src->enabled_types[j], 0);
106 r = src->funcs->set(adev, src, j,
107 AMDGPU_IRQ_STATE_DISABLE);
108 if (r)
109 DRM_ERROR("error disabling interrupt (%d)\n",
110 r);
111 }
112 }
113 spin_unlock_irqrestore(&adev->irq.lock, irqflags);
114 }
115
116 /**
117 * amdgpu_irq_preinstall - drm irq preinstall callback
118 *
119 * @dev: drm dev pointer
120 *
121 * Gets the hw ready to enable irqs (all asics).
122 * This function disables all interrupt sources on the GPU.
123 */
amdgpu_irq_preinstall(struct drm_device * dev)124 void amdgpu_irq_preinstall(struct drm_device *dev)
125 {
126 struct amdgpu_device *adev = dev->dev_private;
127
128 /* Disable *all* interrupts */
129 amdgpu_irq_disable_all(adev);
130 /* Clear bits */
131 amdgpu_ih_process(adev);
132 }
133
134 /**
135 * amdgpu_irq_postinstall - drm irq preinstall callback
136 *
137 * @dev: drm dev pointer
138 *
139 * Handles stuff to be done after enabling irqs (all asics).
140 * Returns 0 on success.
141 */
amdgpu_irq_postinstall(struct drm_device * dev)142 int amdgpu_irq_postinstall(struct drm_device *dev)
143 {
144 dev->max_vblank_count = 0x00ffffff;
145 return 0;
146 }
147
148 /**
149 * amdgpu_irq_uninstall - drm irq uninstall callback
150 *
151 * @dev: drm dev pointer
152 *
153 * This function disables all interrupt sources on the GPU (all asics).
154 */
amdgpu_irq_uninstall(struct drm_device * dev)155 void amdgpu_irq_uninstall(struct drm_device *dev)
156 {
157 struct amdgpu_device *adev = dev->dev_private;
158
159 if (adev == NULL) {
160 return;
161 }
162 amdgpu_irq_disable_all(adev);
163 }
164
165 /**
166 * amdgpu_irq_handler - irq handler
167 *
168 * @int irq, void *arg: args
169 *
170 * This is the irq handler for the amdgpu driver (all asics).
171 */
amdgpu_irq_handler(int irq,void * arg)172 irqreturn_t amdgpu_irq_handler(int irq, void *arg)
173 {
174 struct drm_device *dev = (struct drm_device *) arg;
175 struct amdgpu_device *adev = dev->dev_private;
176 irqreturn_t ret;
177
178 ret = amdgpu_ih_process(adev);
179 if (ret == IRQ_HANDLED)
180 pm_runtime_mark_last_busy(dev->dev);
181 return ret;
182 }
183
184 /**
185 * amdgpu_msi_ok - asic specific msi checks
186 *
187 * @adev: amdgpu device pointer
188 *
189 * Handles asic specific MSI checks to determine if
190 * MSIs should be enabled on a particular chip (all asics).
191 * Returns true if MSIs should be enabled, false if MSIs
192 * should not be enabled.
193 */
amdgpu_msi_ok(struct amdgpu_device * adev)194 static bool amdgpu_msi_ok(struct amdgpu_device *adev)
195 {
196 /* force MSI on */
197 if (amdgpu_msi == 1)
198 return true;
199 else if (amdgpu_msi == 0)
200 return false;
201
202 return true;
203 }
204
205 /**
206 * amdgpu_irq_init - init driver interrupt info
207 *
208 * @adev: amdgpu device pointer
209 *
210 * Sets up the work irq handlers, vblank init, MSIs, etc. (all asics).
211 * Returns 0 for success, error for failure.
212 */
amdgpu_irq_init(struct amdgpu_device * adev)213 int amdgpu_irq_init(struct amdgpu_device *adev)
214 {
215 int r = 0;
216
217 spin_lock_init(&adev->irq.lock);
218 r = drm_vblank_init(adev->ddev, adev->mode_info.num_crtc);
219 if (r) {
220 return r;
221 }
222 /* enable msi */
223 adev->irq.msi_enabled = false;
224
225 if (amdgpu_msi_ok(adev)) {
226 int ret = pci_enable_msi(adev->pdev);
227 if (!ret) {
228 adev->irq.msi_enabled = true;
229 dev_info(adev->dev, "amdgpu: using MSI.\n");
230 }
231 }
232
233 INIT_WORK(&adev->hotplug_work, amdgpu_hotplug_work_func);
234 INIT_WORK(&adev->reset_work, amdgpu_irq_reset_work_func);
235
236 adev->irq.installed = true;
237 r = drm_irq_install(adev->ddev, adev->ddev->pdev->irq);
238 if (r) {
239 adev->irq.installed = false;
240 flush_work(&adev->hotplug_work);
241 return r;
242 }
243
244 DRM_INFO("amdgpu: irq initialized.\n");
245 return 0;
246 }
247
248 /**
249 * amdgpu_irq_fini - tear down driver interrupt info
250 *
251 * @adev: amdgpu device pointer
252 *
253 * Tears down the work irq handlers, vblank handlers, MSIs, etc. (all asics).
254 */
amdgpu_irq_fini(struct amdgpu_device * adev)255 void amdgpu_irq_fini(struct amdgpu_device *adev)
256 {
257 unsigned i;
258
259 drm_vblank_cleanup(adev->ddev);
260 if (adev->irq.installed) {
261 drm_irq_uninstall(adev->ddev);
262 adev->irq.installed = false;
263 if (adev->irq.msi_enabled)
264 pci_disable_msi(adev->pdev);
265 flush_work(&adev->hotplug_work);
266 }
267
268 for (i = 0; i < AMDGPU_MAX_IRQ_SRC_ID; ++i) {
269 struct amdgpu_irq_src *src = adev->irq.sources[i];
270
271 if (!src)
272 continue;
273
274 kfree(src->enabled_types);
275 src->enabled_types = NULL;
276 if (src->data) {
277 kfree(src->data);
278 kfree(src);
279 adev->irq.sources[i] = NULL;
280 }
281 }
282 }
283
284 /**
285 * amdgpu_irq_add_id - register irq source
286 *
287 * @adev: amdgpu device pointer
288 * @src_id: source id for this source
289 * @source: irq source
290 *
291 */
amdgpu_irq_add_id(struct amdgpu_device * adev,unsigned src_id,struct amdgpu_irq_src * source)292 int amdgpu_irq_add_id(struct amdgpu_device *adev, unsigned src_id,
293 struct amdgpu_irq_src *source)
294 {
295 if (src_id >= AMDGPU_MAX_IRQ_SRC_ID)
296 return -EINVAL;
297
298 if (adev->irq.sources[src_id] != NULL)
299 return -EINVAL;
300
301 if (!source->funcs)
302 return -EINVAL;
303
304 if (source->num_types && !source->enabled_types) {
305 atomic_t *types;
306
307 types = kcalloc(source->num_types, sizeof(atomic_t),
308 GFP_KERNEL);
309 if (!types)
310 return -ENOMEM;
311
312 source->enabled_types = types;
313 }
314
315 adev->irq.sources[src_id] = source;
316 return 0;
317 }
318
319 /**
320 * amdgpu_irq_dispatch - dispatch irq to IP blocks
321 *
322 * @adev: amdgpu device pointer
323 * @entry: interrupt vector
324 *
325 * Dispatches the irq to the different IP blocks
326 */
amdgpu_irq_dispatch(struct amdgpu_device * adev,struct amdgpu_iv_entry * entry)327 void amdgpu_irq_dispatch(struct amdgpu_device *adev,
328 struct amdgpu_iv_entry *entry)
329 {
330 unsigned src_id = entry->src_id;
331 struct amdgpu_irq_src *src;
332 int r;
333
334 if (src_id >= AMDGPU_MAX_IRQ_SRC_ID) {
335 DRM_DEBUG("Invalid src_id in IV: %d\n", src_id);
336 return;
337 }
338
339 src = adev->irq.sources[src_id];
340 if (!src) {
341 DRM_DEBUG("Unhandled interrupt src_id: %d\n", src_id);
342 return;
343 }
344
345 r = src->funcs->process(adev, src, entry);
346 if (r)
347 DRM_ERROR("error processing interrupt (%d)\n", r);
348 }
349
350 /**
351 * amdgpu_irq_update - update hw interrupt state
352 *
353 * @adev: amdgpu device pointer
354 * @src: interrupt src you want to enable
355 * @type: type of interrupt you want to update
356 *
357 * Updates the interrupt state for a specific src (all asics).
358 */
amdgpu_irq_update(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)359 int amdgpu_irq_update(struct amdgpu_device *adev,
360 struct amdgpu_irq_src *src, unsigned type)
361 {
362 unsigned long irqflags;
363 enum amdgpu_interrupt_state state;
364 int r;
365
366 spin_lock_irqsave(&adev->irq.lock, irqflags);
367
368 /* we need to determine after taking the lock, otherwise
369 we might disable just enabled interrupts again */
370 if (amdgpu_irq_enabled(adev, src, type))
371 state = AMDGPU_IRQ_STATE_ENABLE;
372 else
373 state = AMDGPU_IRQ_STATE_DISABLE;
374
375 r = src->funcs->set(adev, src, type, state);
376 spin_unlock_irqrestore(&adev->irq.lock, irqflags);
377 return r;
378 }
379
380 /**
381 * amdgpu_irq_get - enable interrupt
382 *
383 * @adev: amdgpu device pointer
384 * @src: interrupt src you want to enable
385 * @type: type of interrupt you want to enable
386 *
387 * Enables the interrupt type for a specific src (all asics).
388 */
amdgpu_irq_get(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)389 int amdgpu_irq_get(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
390 unsigned type)
391 {
392 if (!adev->ddev->irq_enabled)
393 return -ENOENT;
394
395 if (type >= src->num_types)
396 return -EINVAL;
397
398 if (!src->enabled_types || !src->funcs->set)
399 return -EINVAL;
400
401 if (atomic_inc_return(&src->enabled_types[type]) == 1)
402 return amdgpu_irq_update(adev, src, type);
403
404 return 0;
405 }
406
amdgpu_irq_get_delayed(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)407 bool amdgpu_irq_get_delayed(struct amdgpu_device *adev,
408 struct amdgpu_irq_src *src,
409 unsigned type)
410 {
411 if ((type >= src->num_types) || !src->enabled_types)
412 return false;
413 return atomic_inc_return(&src->enabled_types[type]) == 1;
414 }
415
416 /**
417 * amdgpu_irq_put - disable interrupt
418 *
419 * @adev: amdgpu device pointer
420 * @src: interrupt src you want to disable
421 * @type: type of interrupt you want to disable
422 *
423 * Disables the interrupt type for a specific src (all asics).
424 */
amdgpu_irq_put(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)425 int amdgpu_irq_put(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
426 unsigned type)
427 {
428 if (!adev->ddev->irq_enabled)
429 return -ENOENT;
430
431 if (type >= src->num_types)
432 return -EINVAL;
433
434 if (!src->enabled_types || !src->funcs->set)
435 return -EINVAL;
436
437 if (atomic_dec_and_test(&src->enabled_types[type]))
438 return amdgpu_irq_update(adev, src, type);
439
440 return 0;
441 }
442
443 /**
444 * amdgpu_irq_enabled - test if irq is enabled or not
445 *
446 * @adev: amdgpu device pointer
447 * @idx: interrupt src you want to test
448 *
449 * Tests if the given interrupt source is enabled or not
450 */
amdgpu_irq_enabled(struct amdgpu_device * adev,struct amdgpu_irq_src * src,unsigned type)451 bool amdgpu_irq_enabled(struct amdgpu_device *adev, struct amdgpu_irq_src *src,
452 unsigned type)
453 {
454 if (!adev->ddev->irq_enabled)
455 return false;
456
457 if (type >= src->num_types)
458 return false;
459
460 if (!src->enabled_types || !src->funcs->set)
461 return false;
462
463 return !!atomic_read(&src->enabled_types[type]);
464 }
465