• Home
  • Line#
  • Scopes#
  • Navigate#
  • Raw
  • Download
1 /*
2  *
3  *  Implementation of primary alsa driver code base for Intel HD Audio.
4  *
5  *  Copyright(c) 2004 Intel Corporation. All rights reserved.
6  *
7  *  Copyright (c) 2004 Takashi Iwai <tiwai@suse.de>
8  *                     PeiSen Hou <pshou@realtek.com.tw>
9  *
10  *  This program is free software; you can redistribute it and/or modify it
11  *  under the terms of the GNU General Public License as published by the Free
12  *  Software Foundation; either version 2 of the License, or (at your option)
13  *  any later version.
14  *
15  *  This program is distributed in the hope that it will be useful, but WITHOUT
16  *  ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
17  *  FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
18  *  more details.
19  *
20  *
21  */
22 
23 #include <linux/clocksource.h>
24 #include <linux/delay.h>
25 #include <linux/interrupt.h>
26 #include <linux/kernel.h>
27 #include <linux/module.h>
28 #include <linux/pm_runtime.h>
29 #include <linux/slab.h>
30 #include <sound/core.h>
31 #include <sound/initval.h>
32 #include "hda_controller.h"
33 
34 #define CREATE_TRACE_POINTS
35 #include "hda_controller_trace.h"
36 
37 /* DSP lock helpers */
38 #define dsp_lock(dev)		snd_hdac_dsp_lock(azx_stream(dev))
39 #define dsp_unlock(dev)		snd_hdac_dsp_unlock(azx_stream(dev))
40 #define dsp_is_locked(dev)	snd_hdac_stream_is_locked(azx_stream(dev))
41 
42 /* assign a stream for the PCM */
43 static inline struct azx_dev *
azx_assign_device(struct azx * chip,struct snd_pcm_substream * substream)44 azx_assign_device(struct azx *chip, struct snd_pcm_substream *substream)
45 {
46 	struct hdac_stream *s;
47 
48 	s = snd_hdac_stream_assign(azx_bus(chip), substream);
49 	if (!s)
50 		return NULL;
51 	return stream_to_azx_dev(s);
52 }
53 
54 /* release the assigned stream */
azx_release_device(struct azx_dev * azx_dev)55 static inline void azx_release_device(struct azx_dev *azx_dev)
56 {
57 	snd_hdac_stream_release(azx_stream(azx_dev));
58 }
59 
60 static inline struct hda_pcm_stream *
to_hda_pcm_stream(struct snd_pcm_substream * substream)61 to_hda_pcm_stream(struct snd_pcm_substream *substream)
62 {
63 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
64 	return &apcm->info->stream[substream->stream];
65 }
66 
azx_adjust_codec_delay(struct snd_pcm_substream * substream,u64 nsec)67 static u64 azx_adjust_codec_delay(struct snd_pcm_substream *substream,
68 				u64 nsec)
69 {
70 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
71 	struct hda_pcm_stream *hinfo = to_hda_pcm_stream(substream);
72 	u64 codec_frames, codec_nsecs;
73 
74 	if (!hinfo->ops.get_delay)
75 		return nsec;
76 
77 	codec_frames = hinfo->ops.get_delay(hinfo, apcm->codec, substream);
78 	codec_nsecs = div_u64(codec_frames * 1000000000LL,
79 			      substream->runtime->rate);
80 
81 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
82 		return nsec + codec_nsecs;
83 
84 	return (nsec > codec_nsecs) ? nsec - codec_nsecs : 0;
85 }
86 
87 /*
88  * PCM ops
89  */
90 
azx_pcm_close(struct snd_pcm_substream * substream)91 static int azx_pcm_close(struct snd_pcm_substream *substream)
92 {
93 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
94 	struct hda_pcm_stream *hinfo = to_hda_pcm_stream(substream);
95 	struct azx *chip = apcm->chip;
96 	struct azx_dev *azx_dev = get_azx_dev(substream);
97 
98 	trace_azx_pcm_close(chip, azx_dev);
99 	mutex_lock(&chip->open_mutex);
100 	azx_release_device(azx_dev);
101 	if (hinfo->ops.close)
102 		hinfo->ops.close(hinfo, apcm->codec, substream);
103 	snd_hda_power_down(apcm->codec);
104 	mutex_unlock(&chip->open_mutex);
105 	snd_hda_codec_pcm_put(apcm->info);
106 	return 0;
107 }
108 
azx_pcm_hw_params(struct snd_pcm_substream * substream,struct snd_pcm_hw_params * hw_params)109 static int azx_pcm_hw_params(struct snd_pcm_substream *substream,
110 			     struct snd_pcm_hw_params *hw_params)
111 {
112 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
113 	struct azx *chip = apcm->chip;
114 	struct azx_dev *azx_dev = get_azx_dev(substream);
115 	int ret;
116 
117 	trace_azx_pcm_hw_params(chip, azx_dev);
118 	dsp_lock(azx_dev);
119 	if (dsp_is_locked(azx_dev)) {
120 		ret = -EBUSY;
121 		goto unlock;
122 	}
123 
124 	azx_dev->core.bufsize = 0;
125 	azx_dev->core.period_bytes = 0;
126 	azx_dev->core.format_val = 0;
127 	ret = chip->ops->substream_alloc_pages(chip, substream,
128 					  params_buffer_bytes(hw_params));
129 unlock:
130 	dsp_unlock(azx_dev);
131 	return ret;
132 }
133 
azx_pcm_hw_free(struct snd_pcm_substream * substream)134 static int azx_pcm_hw_free(struct snd_pcm_substream *substream)
135 {
136 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
137 	struct azx_dev *azx_dev = get_azx_dev(substream);
138 	struct azx *chip = apcm->chip;
139 	struct hda_pcm_stream *hinfo = to_hda_pcm_stream(substream);
140 	int err;
141 
142 	/* reset BDL address */
143 	dsp_lock(azx_dev);
144 	if (!dsp_is_locked(azx_dev))
145 		snd_hdac_stream_cleanup(azx_stream(azx_dev));
146 
147 	snd_hda_codec_cleanup(apcm->codec, hinfo, substream);
148 
149 	err = chip->ops->substream_free_pages(chip, substream);
150 	azx_stream(azx_dev)->prepared = 0;
151 	dsp_unlock(azx_dev);
152 	return err;
153 }
154 
azx_pcm_prepare(struct snd_pcm_substream * substream)155 static int azx_pcm_prepare(struct snd_pcm_substream *substream)
156 {
157 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
158 	struct azx *chip = apcm->chip;
159 	struct azx_dev *azx_dev = get_azx_dev(substream);
160 	struct hda_pcm_stream *hinfo = to_hda_pcm_stream(substream);
161 	struct snd_pcm_runtime *runtime = substream->runtime;
162 	unsigned int format_val, stream_tag;
163 	int err;
164 	struct hda_spdif_out *spdif =
165 		snd_hda_spdif_out_of_nid(apcm->codec, hinfo->nid);
166 	unsigned short ctls = spdif ? spdif->ctls : 0;
167 
168 	trace_azx_pcm_prepare(chip, azx_dev);
169 	dsp_lock(azx_dev);
170 	if (dsp_is_locked(azx_dev)) {
171 		err = -EBUSY;
172 		goto unlock;
173 	}
174 
175 	snd_hdac_stream_reset(azx_stream(azx_dev));
176 	format_val = snd_hdac_calc_stream_format(runtime->rate,
177 						runtime->channels,
178 						runtime->format,
179 						hinfo->maxbps,
180 						ctls);
181 	if (!format_val) {
182 		dev_err(chip->card->dev,
183 			"invalid format_val, rate=%d, ch=%d, format=%d\n",
184 			runtime->rate, runtime->channels, runtime->format);
185 		err = -EINVAL;
186 		goto unlock;
187 	}
188 
189 	err = snd_hdac_stream_set_params(azx_stream(azx_dev), format_val);
190 	if (err < 0)
191 		goto unlock;
192 
193 	snd_hdac_stream_setup(azx_stream(azx_dev));
194 
195 	stream_tag = azx_dev->core.stream_tag;
196 	/* CA-IBG chips need the playback stream starting from 1 */
197 	if ((chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND) &&
198 	    stream_tag > chip->capture_streams)
199 		stream_tag -= chip->capture_streams;
200 	err = snd_hda_codec_prepare(apcm->codec, hinfo, stream_tag,
201 				     azx_dev->core.format_val, substream);
202 
203  unlock:
204 	if (!err)
205 		azx_stream(azx_dev)->prepared = 1;
206 	dsp_unlock(azx_dev);
207 	return err;
208 }
209 
azx_pcm_trigger(struct snd_pcm_substream * substream,int cmd)210 static int azx_pcm_trigger(struct snd_pcm_substream *substream, int cmd)
211 {
212 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
213 	struct azx *chip = apcm->chip;
214 	struct hdac_bus *bus = azx_bus(chip);
215 	struct azx_dev *azx_dev;
216 	struct snd_pcm_substream *s;
217 	struct hdac_stream *hstr;
218 	bool start;
219 	int sbits = 0;
220 	int sync_reg;
221 
222 	azx_dev = get_azx_dev(substream);
223 	trace_azx_pcm_trigger(chip, azx_dev, cmd);
224 
225 	hstr = azx_stream(azx_dev);
226 	if (chip->driver_caps & AZX_DCAPS_OLD_SSYNC)
227 		sync_reg = AZX_REG_OLD_SSYNC;
228 	else
229 		sync_reg = AZX_REG_SSYNC;
230 
231 	if (dsp_is_locked(azx_dev) || !hstr->prepared)
232 		return -EPIPE;
233 
234 	switch (cmd) {
235 	case SNDRV_PCM_TRIGGER_START:
236 	case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
237 	case SNDRV_PCM_TRIGGER_RESUME:
238 		start = true;
239 		break;
240 	case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
241 	case SNDRV_PCM_TRIGGER_SUSPEND:
242 	case SNDRV_PCM_TRIGGER_STOP:
243 		start = false;
244 		break;
245 	default:
246 		return -EINVAL;
247 	}
248 
249 	snd_pcm_group_for_each_entry(s, substream) {
250 		if (s->pcm->card != substream->pcm->card)
251 			continue;
252 		azx_dev = get_azx_dev(s);
253 		sbits |= 1 << azx_dev->core.index;
254 		snd_pcm_trigger_done(s, substream);
255 	}
256 
257 	spin_lock(&bus->reg_lock);
258 
259 	/* first, set SYNC bits of corresponding streams */
260 	snd_hdac_stream_sync_trigger(hstr, true, sbits, sync_reg);
261 
262 	snd_pcm_group_for_each_entry(s, substream) {
263 		if (s->pcm->card != substream->pcm->card)
264 			continue;
265 		azx_dev = get_azx_dev(s);
266 		if (start) {
267 			azx_dev->insufficient = 1;
268 			snd_hdac_stream_start(azx_stream(azx_dev), true);
269 		} else {
270 			snd_hdac_stream_stop(azx_stream(azx_dev));
271 		}
272 	}
273 	spin_unlock(&bus->reg_lock);
274 
275 	snd_hdac_stream_sync(hstr, start, sbits);
276 
277 	spin_lock(&bus->reg_lock);
278 	/* reset SYNC bits */
279 	snd_hdac_stream_sync_trigger(hstr, false, sbits, sync_reg);
280 	if (start)
281 		snd_hdac_stream_timecounter_init(hstr, sbits);
282 	spin_unlock(&bus->reg_lock);
283 	return 0;
284 }
285 
azx_get_pos_lpib(struct azx * chip,struct azx_dev * azx_dev)286 unsigned int azx_get_pos_lpib(struct azx *chip, struct azx_dev *azx_dev)
287 {
288 	return snd_hdac_stream_get_pos_lpib(azx_stream(azx_dev));
289 }
290 EXPORT_SYMBOL_GPL(azx_get_pos_lpib);
291 
azx_get_pos_posbuf(struct azx * chip,struct azx_dev * azx_dev)292 unsigned int azx_get_pos_posbuf(struct azx *chip, struct azx_dev *azx_dev)
293 {
294 	return snd_hdac_stream_get_pos_posbuf(azx_stream(azx_dev));
295 }
296 EXPORT_SYMBOL_GPL(azx_get_pos_posbuf);
297 
azx_get_position(struct azx * chip,struct azx_dev * azx_dev)298 unsigned int azx_get_position(struct azx *chip,
299 			      struct azx_dev *azx_dev)
300 {
301 	struct snd_pcm_substream *substream = azx_dev->core.substream;
302 	unsigned int pos;
303 	int stream = substream->stream;
304 	int delay = 0;
305 
306 	if (chip->get_position[stream])
307 		pos = chip->get_position[stream](chip, azx_dev);
308 	else /* use the position buffer as default */
309 		pos = azx_get_pos_posbuf(chip, azx_dev);
310 
311 	if (pos >= azx_dev->core.bufsize)
312 		pos = 0;
313 
314 	if (substream->runtime) {
315 		struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
316 		struct hda_pcm_stream *hinfo = to_hda_pcm_stream(substream);
317 
318 		if (chip->get_delay[stream])
319 			delay += chip->get_delay[stream](chip, azx_dev, pos);
320 		if (hinfo->ops.get_delay)
321 			delay += hinfo->ops.get_delay(hinfo, apcm->codec,
322 						      substream);
323 		substream->runtime->delay = delay;
324 	}
325 
326 	trace_azx_get_position(chip, azx_dev, pos, delay);
327 	return pos;
328 }
329 EXPORT_SYMBOL_GPL(azx_get_position);
330 
azx_pcm_pointer(struct snd_pcm_substream * substream)331 static snd_pcm_uframes_t azx_pcm_pointer(struct snd_pcm_substream *substream)
332 {
333 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
334 	struct azx *chip = apcm->chip;
335 	struct azx_dev *azx_dev = get_azx_dev(substream);
336 	return bytes_to_frames(substream->runtime,
337 			       azx_get_position(chip, azx_dev));
338 }
339 
azx_get_time_info(struct snd_pcm_substream * substream,struct timespec * system_ts,struct timespec * audio_ts,struct snd_pcm_audio_tstamp_config * audio_tstamp_config,struct snd_pcm_audio_tstamp_report * audio_tstamp_report)340 static int azx_get_time_info(struct snd_pcm_substream *substream,
341 			struct timespec *system_ts, struct timespec *audio_ts,
342 			struct snd_pcm_audio_tstamp_config *audio_tstamp_config,
343 			struct snd_pcm_audio_tstamp_report *audio_tstamp_report)
344 {
345 	struct azx_dev *azx_dev = get_azx_dev(substream);
346 	u64 nsec;
347 
348 	if ((substream->runtime->hw.info & SNDRV_PCM_INFO_HAS_LINK_ATIME) &&
349 		(audio_tstamp_config->type_requested == SNDRV_PCM_AUDIO_TSTAMP_TYPE_LINK)) {
350 
351 		snd_pcm_gettime(substream->runtime, system_ts);
352 
353 		nsec = timecounter_read(&azx_dev->core.tc);
354 		nsec = div_u64(nsec, 3); /* can be optimized */
355 		if (audio_tstamp_config->report_delay)
356 			nsec = azx_adjust_codec_delay(substream, nsec);
357 
358 		*audio_ts = ns_to_timespec(nsec);
359 
360 		audio_tstamp_report->actual_type = SNDRV_PCM_AUDIO_TSTAMP_TYPE_LINK;
361 		audio_tstamp_report->accuracy_report = 1; /* rest of structure is valid */
362 		audio_tstamp_report->accuracy = 42; /* 24 MHz WallClock == 42ns resolution */
363 
364 	} else
365 		audio_tstamp_report->actual_type = SNDRV_PCM_AUDIO_TSTAMP_TYPE_DEFAULT;
366 
367 	return 0;
368 }
369 
370 static struct snd_pcm_hardware azx_pcm_hw = {
371 	.info =			(SNDRV_PCM_INFO_MMAP |
372 				 SNDRV_PCM_INFO_INTERLEAVED |
373 				 SNDRV_PCM_INFO_BLOCK_TRANSFER |
374 				 SNDRV_PCM_INFO_MMAP_VALID |
375 				 /* No full-resume yet implemented */
376 				 /* SNDRV_PCM_INFO_RESUME |*/
377 				 SNDRV_PCM_INFO_PAUSE |
378 				 SNDRV_PCM_INFO_SYNC_START |
379 				 SNDRV_PCM_INFO_HAS_WALL_CLOCK | /* legacy */
380 				 SNDRV_PCM_INFO_HAS_LINK_ATIME |
381 				 SNDRV_PCM_INFO_NO_PERIOD_WAKEUP),
382 	.formats =		SNDRV_PCM_FMTBIT_S16_LE,
383 	.rates =		SNDRV_PCM_RATE_48000,
384 	.rate_min =		48000,
385 	.rate_max =		48000,
386 	.channels_min =		2,
387 	.channels_max =		2,
388 	.buffer_bytes_max =	AZX_MAX_BUF_SIZE,
389 	.period_bytes_min =	128,
390 	.period_bytes_max =	AZX_MAX_BUF_SIZE / 2,
391 	.periods_min =		2,
392 	.periods_max =		AZX_MAX_FRAG,
393 	.fifo_size =		0,
394 };
395 
azx_pcm_open(struct snd_pcm_substream * substream)396 static int azx_pcm_open(struct snd_pcm_substream *substream)
397 {
398 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
399 	struct hda_pcm_stream *hinfo = to_hda_pcm_stream(substream);
400 	struct azx *chip = apcm->chip;
401 	struct azx_dev *azx_dev;
402 	struct snd_pcm_runtime *runtime = substream->runtime;
403 	int err;
404 	int buff_step;
405 
406 	snd_hda_codec_pcm_get(apcm->info);
407 	mutex_lock(&chip->open_mutex);
408 	azx_dev = azx_assign_device(chip, substream);
409 	trace_azx_pcm_open(chip, azx_dev);
410 	if (azx_dev == NULL) {
411 		err = -EBUSY;
412 		goto unlock;
413 	}
414 	runtime->private_data = azx_dev;
415 	runtime->hw = azx_pcm_hw;
416 	runtime->hw.channels_min = hinfo->channels_min;
417 	runtime->hw.channels_max = hinfo->channels_max;
418 	runtime->hw.formats = hinfo->formats;
419 	runtime->hw.rates = hinfo->rates;
420 	snd_pcm_limit_hw_rates(runtime);
421 	snd_pcm_hw_constraint_integer(runtime, SNDRV_PCM_HW_PARAM_PERIODS);
422 
423 	/* avoid wrap-around with wall-clock */
424 	snd_pcm_hw_constraint_minmax(runtime, SNDRV_PCM_HW_PARAM_BUFFER_TIME,
425 				     20,
426 				     178000000);
427 
428 	if (chip->align_buffer_size)
429 		/* constrain buffer sizes to be multiple of 128
430 		   bytes. This is more efficient in terms of memory
431 		   access but isn't required by the HDA spec and
432 		   prevents users from specifying exact period/buffer
433 		   sizes. For example for 44.1kHz, a period size set
434 		   to 20ms will be rounded to 19.59ms. */
435 		buff_step = 128;
436 	else
437 		/* Don't enforce steps on buffer sizes, still need to
438 		   be multiple of 4 bytes (HDA spec). Tested on Intel
439 		   HDA controllers, may not work on all devices where
440 		   option needs to be disabled */
441 		buff_step = 4;
442 
443 	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
444 				   buff_step);
445 	snd_pcm_hw_constraint_step(runtime, 0, SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
446 				   buff_step);
447 	snd_hda_power_up(apcm->codec);
448 	if (hinfo->ops.open)
449 		err = hinfo->ops.open(hinfo, apcm->codec, substream);
450 	else
451 		err = -ENODEV;
452 	if (err < 0) {
453 		azx_release_device(azx_dev);
454 		goto powerdown;
455 	}
456 	snd_pcm_limit_hw_rates(runtime);
457 	/* sanity check */
458 	if (snd_BUG_ON(!runtime->hw.channels_min) ||
459 	    snd_BUG_ON(!runtime->hw.channels_max) ||
460 	    snd_BUG_ON(!runtime->hw.formats) ||
461 	    snd_BUG_ON(!runtime->hw.rates)) {
462 		azx_release_device(azx_dev);
463 		if (hinfo->ops.close)
464 			hinfo->ops.close(hinfo, apcm->codec, substream);
465 		err = -EINVAL;
466 		goto powerdown;
467 	}
468 
469 	/* disable LINK_ATIME timestamps for capture streams
470 	   until we figure out how to handle digital inputs */
471 	if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
472 		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_WALL_CLOCK; /* legacy */
473 		runtime->hw.info &= ~SNDRV_PCM_INFO_HAS_LINK_ATIME;
474 	}
475 
476 	snd_pcm_set_sync(substream);
477 	mutex_unlock(&chip->open_mutex);
478 	return 0;
479 
480  powerdown:
481 	snd_hda_power_down(apcm->codec);
482  unlock:
483 	mutex_unlock(&chip->open_mutex);
484 	snd_hda_codec_pcm_put(apcm->info);
485 	return err;
486 }
487 
azx_pcm_mmap(struct snd_pcm_substream * substream,struct vm_area_struct * area)488 static int azx_pcm_mmap(struct snd_pcm_substream *substream,
489 			struct vm_area_struct *area)
490 {
491 	struct azx_pcm *apcm = snd_pcm_substream_chip(substream);
492 	struct azx *chip = apcm->chip;
493 	if (chip->ops->pcm_mmap_prepare)
494 		chip->ops->pcm_mmap_prepare(substream, area);
495 	return snd_pcm_lib_default_mmap(substream, area);
496 }
497 
498 static struct snd_pcm_ops azx_pcm_ops = {
499 	.open = azx_pcm_open,
500 	.close = azx_pcm_close,
501 	.ioctl = snd_pcm_lib_ioctl,
502 	.hw_params = azx_pcm_hw_params,
503 	.hw_free = azx_pcm_hw_free,
504 	.prepare = azx_pcm_prepare,
505 	.trigger = azx_pcm_trigger,
506 	.pointer = azx_pcm_pointer,
507 	.get_time_info =  azx_get_time_info,
508 	.mmap = azx_pcm_mmap,
509 	.page = snd_pcm_sgbuf_ops_page,
510 };
511 
azx_pcm_free(struct snd_pcm * pcm)512 static void azx_pcm_free(struct snd_pcm *pcm)
513 {
514 	struct azx_pcm *apcm = pcm->private_data;
515 	if (apcm) {
516 		list_del(&apcm->list);
517 		apcm->info->pcm = NULL;
518 		kfree(apcm);
519 	}
520 }
521 
522 #define MAX_PREALLOC_SIZE	(32 * 1024 * 1024)
523 
snd_hda_attach_pcm_stream(struct hda_bus * _bus,struct hda_codec * codec,struct hda_pcm * cpcm)524 int snd_hda_attach_pcm_stream(struct hda_bus *_bus, struct hda_codec *codec,
525 			      struct hda_pcm *cpcm)
526 {
527 	struct hdac_bus *bus = &_bus->core;
528 	struct azx *chip = bus_to_azx(bus);
529 	struct snd_pcm *pcm;
530 	struct azx_pcm *apcm;
531 	int pcm_dev = cpcm->device;
532 	unsigned int size;
533 	int s, err;
534 
535 	list_for_each_entry(apcm, &chip->pcm_list, list) {
536 		if (apcm->pcm->device == pcm_dev) {
537 			dev_err(chip->card->dev, "PCM %d already exists\n",
538 				pcm_dev);
539 			return -EBUSY;
540 		}
541 	}
542 	err = snd_pcm_new(chip->card, cpcm->name, pcm_dev,
543 			  cpcm->stream[SNDRV_PCM_STREAM_PLAYBACK].substreams,
544 			  cpcm->stream[SNDRV_PCM_STREAM_CAPTURE].substreams,
545 			  &pcm);
546 	if (err < 0)
547 		return err;
548 	strlcpy(pcm->name, cpcm->name, sizeof(pcm->name));
549 	apcm = kzalloc(sizeof(*apcm), GFP_KERNEL);
550 	if (apcm == NULL) {
551 		snd_device_free(chip->card, pcm);
552 		return -ENOMEM;
553 	}
554 	apcm->chip = chip;
555 	apcm->pcm = pcm;
556 	apcm->codec = codec;
557 	apcm->info = cpcm;
558 	pcm->private_data = apcm;
559 	pcm->private_free = azx_pcm_free;
560 	if (cpcm->pcm_type == HDA_PCM_TYPE_MODEM)
561 		pcm->dev_class = SNDRV_PCM_CLASS_MODEM;
562 	list_add_tail(&apcm->list, &chip->pcm_list);
563 	cpcm->pcm = pcm;
564 	for (s = 0; s < 2; s++) {
565 		if (cpcm->stream[s].substreams)
566 			snd_pcm_set_ops(pcm, s, &azx_pcm_ops);
567 	}
568 	/* buffer pre-allocation */
569 	size = CONFIG_SND_HDA_PREALLOC_SIZE * 1024;
570 	if (size > MAX_PREALLOC_SIZE)
571 		size = MAX_PREALLOC_SIZE;
572 	snd_pcm_lib_preallocate_pages_for_all(pcm, SNDRV_DMA_TYPE_DEV_SG,
573 					      chip->card->dev,
574 					      size, MAX_PREALLOC_SIZE);
575 	return 0;
576 }
577 
azx_command_addr(u32 cmd)578 static unsigned int azx_command_addr(u32 cmd)
579 {
580 	unsigned int addr = cmd >> 28;
581 
582 	if (addr >= AZX_MAX_CODECS) {
583 		snd_BUG();
584 		addr = 0;
585 	}
586 
587 	return addr;
588 }
589 
590 /* receive a response */
azx_rirb_get_response(struct hdac_bus * bus,unsigned int addr,unsigned int * res)591 static int azx_rirb_get_response(struct hdac_bus *bus, unsigned int addr,
592 				 unsigned int *res)
593 {
594 	struct azx *chip = bus_to_azx(bus);
595 	struct hda_bus *hbus = &chip->bus;
596 	unsigned long timeout;
597 	unsigned long loopcounter;
598 	int do_poll = 0;
599 
600  again:
601 	timeout = jiffies + msecs_to_jiffies(1000);
602 
603 	for (loopcounter = 0;; loopcounter++) {
604 		spin_lock_irq(&bus->reg_lock);
605 		if (chip->polling_mode || do_poll)
606 			snd_hdac_bus_update_rirb(bus);
607 		if (!bus->rirb.cmds[addr]) {
608 			if (!do_poll)
609 				chip->poll_count = 0;
610 			if (res)
611 				*res = bus->rirb.res[addr]; /* the last value */
612 			spin_unlock_irq(&bus->reg_lock);
613 			return 0;
614 		}
615 		spin_unlock_irq(&bus->reg_lock);
616 		if (time_after(jiffies, timeout))
617 			break;
618 		if (hbus->needs_damn_long_delay || loopcounter > 3000)
619 			msleep(2); /* temporary workaround */
620 		else {
621 			udelay(10);
622 			cond_resched();
623 		}
624 	}
625 
626 	if (hbus->no_response_fallback)
627 		return -EIO;
628 
629 	if (!chip->polling_mode && chip->poll_count < 2) {
630 		dev_dbg(chip->card->dev,
631 			"azx_get_response timeout, polling the codec once: last cmd=0x%08x\n",
632 			bus->last_cmd[addr]);
633 		do_poll = 1;
634 		chip->poll_count++;
635 		goto again;
636 	}
637 
638 
639 	if (!chip->polling_mode) {
640 		dev_warn(chip->card->dev,
641 			 "azx_get_response timeout, switching to polling mode: last cmd=0x%08x\n",
642 			 bus->last_cmd[addr]);
643 		chip->polling_mode = 1;
644 		goto again;
645 	}
646 
647 	if (chip->msi) {
648 		dev_warn(chip->card->dev,
649 			 "No response from codec, disabling MSI: last cmd=0x%08x\n",
650 			 bus->last_cmd[addr]);
651 		if (chip->ops->disable_msi_reset_irq &&
652 		    chip->ops->disable_msi_reset_irq(chip) < 0)
653 			return -EIO;
654 		goto again;
655 	}
656 
657 	if (chip->probing) {
658 		/* If this critical timeout happens during the codec probing
659 		 * phase, this is likely an access to a non-existing codec
660 		 * slot.  Better to return an error and reset the system.
661 		 */
662 		return -EIO;
663 	}
664 
665 	/* a fatal communication error; need either to reset or to fallback
666 	 * to the single_cmd mode
667 	 */
668 	if (hbus->allow_bus_reset && !hbus->response_reset && !hbus->in_reset) {
669 		hbus->response_reset = 1;
670 		dev_err(chip->card->dev,
671 			"No response from codec, resetting bus: last cmd=0x%08x\n",
672 			bus->last_cmd[addr]);
673 		return -EAGAIN; /* give a chance to retry */
674 	}
675 
676 	dev_err(chip->card->dev,
677 		"azx_get_response timeout, switching to single_cmd mode: last cmd=0x%08x\n",
678 		bus->last_cmd[addr]);
679 	chip->single_cmd = 1;
680 	hbus->response_reset = 0;
681 	snd_hdac_bus_stop_cmd_io(bus);
682 	return -EIO;
683 }
684 
685 /*
686  * Use the single immediate command instead of CORB/RIRB for simplicity
687  *
688  * Note: according to Intel, this is not preferred use.  The command was
689  *       intended for the BIOS only, and may get confused with unsolicited
690  *       responses.  So, we shouldn't use it for normal operation from the
691  *       driver.
692  *       I left the codes, however, for debugging/testing purposes.
693  */
694 
695 /* receive a response */
azx_single_wait_for_response(struct azx * chip,unsigned int addr)696 static int azx_single_wait_for_response(struct azx *chip, unsigned int addr)
697 {
698 	int timeout = 50;
699 
700 	while (timeout--) {
701 		/* check IRV busy bit */
702 		if (azx_readw(chip, IRS) & AZX_IRS_VALID) {
703 			/* reuse rirb.res as the response return value */
704 			azx_bus(chip)->rirb.res[addr] = azx_readl(chip, IR);
705 			return 0;
706 		}
707 		udelay(1);
708 	}
709 	if (printk_ratelimit())
710 		dev_dbg(chip->card->dev, "get_response timeout: IRS=0x%x\n",
711 			azx_readw(chip, IRS));
712 	azx_bus(chip)->rirb.res[addr] = -1;
713 	return -EIO;
714 }
715 
716 /* send a command */
azx_single_send_cmd(struct hdac_bus * bus,u32 val)717 static int azx_single_send_cmd(struct hdac_bus *bus, u32 val)
718 {
719 	struct azx *chip = bus_to_azx(bus);
720 	unsigned int addr = azx_command_addr(val);
721 	int timeout = 50;
722 
723 	bus->last_cmd[azx_command_addr(val)] = val;
724 	while (timeout--) {
725 		/* check ICB busy bit */
726 		if (!((azx_readw(chip, IRS) & AZX_IRS_BUSY))) {
727 			/* Clear IRV valid bit */
728 			azx_writew(chip, IRS, azx_readw(chip, IRS) |
729 				   AZX_IRS_VALID);
730 			azx_writel(chip, IC, val);
731 			azx_writew(chip, IRS, azx_readw(chip, IRS) |
732 				   AZX_IRS_BUSY);
733 			return azx_single_wait_for_response(chip, addr);
734 		}
735 		udelay(1);
736 	}
737 	if (printk_ratelimit())
738 		dev_dbg(chip->card->dev,
739 			"send_cmd timeout: IRS=0x%x, val=0x%x\n",
740 			azx_readw(chip, IRS), val);
741 	return -EIO;
742 }
743 
744 /* receive a response */
azx_single_get_response(struct hdac_bus * bus,unsigned int addr,unsigned int * res)745 static int azx_single_get_response(struct hdac_bus *bus, unsigned int addr,
746 				   unsigned int *res)
747 {
748 	if (res)
749 		*res = bus->rirb.res[addr];
750 	return 0;
751 }
752 
753 /*
754  * The below are the main callbacks from hda_codec.
755  *
756  * They are just the skeleton to call sub-callbacks according to the
757  * current setting of chip->single_cmd.
758  */
759 
760 /* send a command */
azx_send_cmd(struct hdac_bus * bus,unsigned int val)761 static int azx_send_cmd(struct hdac_bus *bus, unsigned int val)
762 {
763 	struct azx *chip = bus_to_azx(bus);
764 
765 	if (chip->disabled)
766 		return 0;
767 	if (chip->single_cmd)
768 		return azx_single_send_cmd(bus, val);
769 	else
770 		return snd_hdac_bus_send_cmd(bus, val);
771 }
772 
773 /* get a response */
azx_get_response(struct hdac_bus * bus,unsigned int addr,unsigned int * res)774 static int azx_get_response(struct hdac_bus *bus, unsigned int addr,
775 			    unsigned int *res)
776 {
777 	struct azx *chip = bus_to_azx(bus);
778 
779 	if (chip->disabled)
780 		return 0;
781 	if (chip->single_cmd)
782 		return azx_single_get_response(bus, addr, res);
783 	else
784 		return azx_rirb_get_response(bus, addr, res);
785 }
786 
azx_link_power(struct hdac_bus * bus,bool enable)787 static int azx_link_power(struct hdac_bus *bus, bool enable)
788 {
789 	struct azx *chip = bus_to_azx(bus);
790 
791 	if (chip->ops->link_power)
792 		return chip->ops->link_power(chip, enable);
793 	else
794 		return -EINVAL;
795 }
796 
797 static const struct hdac_bus_ops bus_core_ops = {
798 	.command = azx_send_cmd,
799 	.get_response = azx_get_response,
800 	.link_power = azx_link_power,
801 };
802 
803 #ifdef CONFIG_SND_HDA_DSP_LOADER
804 /*
805  * DSP loading code (e.g. for CA0132)
806  */
807 
808 /* use the first stream for loading DSP */
809 static struct azx_dev *
azx_get_dsp_loader_dev(struct azx * chip)810 azx_get_dsp_loader_dev(struct azx *chip)
811 {
812 	struct hdac_bus *bus = azx_bus(chip);
813 	struct hdac_stream *s;
814 
815 	list_for_each_entry(s, &bus->stream_list, list)
816 		if (s->index == chip->playback_index_offset)
817 			return stream_to_azx_dev(s);
818 
819 	return NULL;
820 }
821 
snd_hda_codec_load_dsp_prepare(struct hda_codec * codec,unsigned int format,unsigned int byte_size,struct snd_dma_buffer * bufp)822 int snd_hda_codec_load_dsp_prepare(struct hda_codec *codec, unsigned int format,
823 				   unsigned int byte_size,
824 				   struct snd_dma_buffer *bufp)
825 {
826 	struct hdac_bus *bus = &codec->bus->core;
827 	struct azx *chip = bus_to_azx(bus);
828 	struct azx_dev *azx_dev;
829 	struct hdac_stream *hstr;
830 	bool saved = false;
831 	int err;
832 
833 	azx_dev = azx_get_dsp_loader_dev(chip);
834 	hstr = azx_stream(azx_dev);
835 	spin_lock_irq(&bus->reg_lock);
836 	if (hstr->opened) {
837 		chip->saved_azx_dev = *azx_dev;
838 		saved = true;
839 	}
840 	spin_unlock_irq(&bus->reg_lock);
841 
842 	err = snd_hdac_dsp_prepare(hstr, format, byte_size, bufp);
843 	if (err < 0) {
844 		spin_lock_irq(&bus->reg_lock);
845 		if (saved)
846 			*azx_dev = chip->saved_azx_dev;
847 		spin_unlock_irq(&bus->reg_lock);
848 		return err;
849 	}
850 
851 	hstr->prepared = 0;
852 	return err;
853 }
854 EXPORT_SYMBOL_GPL(snd_hda_codec_load_dsp_prepare);
855 
snd_hda_codec_load_dsp_trigger(struct hda_codec * codec,bool start)856 void snd_hda_codec_load_dsp_trigger(struct hda_codec *codec, bool start)
857 {
858 	struct hdac_bus *bus = &codec->bus->core;
859 	struct azx *chip = bus_to_azx(bus);
860 	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
861 
862 	snd_hdac_dsp_trigger(azx_stream(azx_dev), start);
863 }
864 EXPORT_SYMBOL_GPL(snd_hda_codec_load_dsp_trigger);
865 
snd_hda_codec_load_dsp_cleanup(struct hda_codec * codec,struct snd_dma_buffer * dmab)866 void snd_hda_codec_load_dsp_cleanup(struct hda_codec *codec,
867 				    struct snd_dma_buffer *dmab)
868 {
869 	struct hdac_bus *bus = &codec->bus->core;
870 	struct azx *chip = bus_to_azx(bus);
871 	struct azx_dev *azx_dev = azx_get_dsp_loader_dev(chip);
872 	struct hdac_stream *hstr = azx_stream(azx_dev);
873 
874 	if (!dmab->area || !hstr->locked)
875 		return;
876 
877 	snd_hdac_dsp_cleanup(hstr, dmab);
878 	spin_lock_irq(&bus->reg_lock);
879 	if (hstr->opened)
880 		*azx_dev = chip->saved_azx_dev;
881 	hstr->locked = false;
882 	spin_unlock_irq(&bus->reg_lock);
883 }
884 EXPORT_SYMBOL_GPL(snd_hda_codec_load_dsp_cleanup);
885 #endif /* CONFIG_SND_HDA_DSP_LOADER */
886 
887 /*
888  * reset and start the controller registers
889  */
azx_init_chip(struct azx * chip,bool full_reset)890 void azx_init_chip(struct azx *chip, bool full_reset)
891 {
892 	if (snd_hdac_bus_init_chip(azx_bus(chip), full_reset)) {
893 		/* correct RINTCNT for CXT */
894 		if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
895 			azx_writew(chip, RINTCNT, 0xc0);
896 	}
897 }
898 EXPORT_SYMBOL_GPL(azx_init_chip);
899 
azx_stop_all_streams(struct azx * chip)900 void azx_stop_all_streams(struct azx *chip)
901 {
902 	struct hdac_bus *bus = azx_bus(chip);
903 	struct hdac_stream *s;
904 
905 	list_for_each_entry(s, &bus->stream_list, list)
906 		snd_hdac_stream_stop(s);
907 }
908 EXPORT_SYMBOL_GPL(azx_stop_all_streams);
909 
azx_stop_chip(struct azx * chip)910 void azx_stop_chip(struct azx *chip)
911 {
912 	snd_hdac_bus_stop_chip(azx_bus(chip));
913 }
914 EXPORT_SYMBOL_GPL(azx_stop_chip);
915 
916 /*
917  * interrupt handler
918  */
stream_update(struct hdac_bus * bus,struct hdac_stream * s)919 static void stream_update(struct hdac_bus *bus, struct hdac_stream *s)
920 {
921 	struct azx *chip = bus_to_azx(bus);
922 	struct azx_dev *azx_dev = stream_to_azx_dev(s);
923 
924 	/* check whether this IRQ is really acceptable */
925 	if (!chip->ops->position_check ||
926 	    chip->ops->position_check(chip, azx_dev)) {
927 		spin_unlock(&bus->reg_lock);
928 		snd_pcm_period_elapsed(azx_stream(azx_dev)->substream);
929 		spin_lock(&bus->reg_lock);
930 	}
931 }
932 
azx_interrupt(int irq,void * dev_id)933 irqreturn_t azx_interrupt(int irq, void *dev_id)
934 {
935 	struct azx *chip = dev_id;
936 	struct hdac_bus *bus = azx_bus(chip);
937 	u32 status;
938 
939 #ifdef CONFIG_PM
940 	if (azx_has_pm_runtime(chip))
941 		if (!pm_runtime_active(chip->card->dev))
942 			return IRQ_NONE;
943 #endif
944 
945 	spin_lock(&bus->reg_lock);
946 
947 	if (chip->disabled) {
948 		spin_unlock(&bus->reg_lock);
949 		return IRQ_NONE;
950 	}
951 
952 	status = azx_readl(chip, INTSTS);
953 	if (status == 0 || status == 0xffffffff) {
954 		spin_unlock(&bus->reg_lock);
955 		return IRQ_NONE;
956 	}
957 
958 	snd_hdac_bus_handle_stream_irq(bus, status, stream_update);
959 
960 	/* clear rirb int */
961 	status = azx_readb(chip, RIRBSTS);
962 	if (status & RIRB_INT_MASK) {
963 		if (status & RIRB_INT_RESPONSE) {
964 			if (chip->driver_caps & AZX_DCAPS_CTX_WORKAROUND)
965 				udelay(80);
966 			snd_hdac_bus_update_rirb(bus);
967 		}
968 		azx_writeb(chip, RIRBSTS, RIRB_INT_MASK);
969 	}
970 
971 	spin_unlock(&bus->reg_lock);
972 
973 	return IRQ_HANDLED;
974 }
975 EXPORT_SYMBOL_GPL(azx_interrupt);
976 
977 /*
978  * Codec initerface
979  */
980 
981 /*
982  * Probe the given codec address
983  */
probe_codec(struct azx * chip,int addr)984 static int probe_codec(struct azx *chip, int addr)
985 {
986 	unsigned int cmd = (addr << 28) | (AC_NODE_ROOT << 20) |
987 		(AC_VERB_PARAMETERS << 8) | AC_PAR_VENDOR_ID;
988 	struct hdac_bus *bus = azx_bus(chip);
989 	int err;
990 	unsigned int res = -1;
991 
992 	mutex_lock(&bus->cmd_mutex);
993 	chip->probing = 1;
994 	azx_send_cmd(bus, cmd);
995 	err = azx_get_response(bus, addr, &res);
996 	chip->probing = 0;
997 	mutex_unlock(&bus->cmd_mutex);
998 	if (err < 0 || res == -1)
999 		return -EIO;
1000 	dev_dbg(chip->card->dev, "codec #%d probed OK\n", addr);
1001 	return 0;
1002 }
1003 
snd_hda_bus_reset(struct hda_bus * bus)1004 void snd_hda_bus_reset(struct hda_bus *bus)
1005 {
1006 	struct azx *chip = bus_to_azx(&bus->core);
1007 
1008 	bus->in_reset = 1;
1009 	azx_stop_chip(chip);
1010 	azx_init_chip(chip, true);
1011 	if (bus->core.chip_init)
1012 		snd_hda_bus_reset_codecs(bus);
1013 	bus->in_reset = 0;
1014 }
1015 
get_jackpoll_interval(struct azx * chip)1016 static int get_jackpoll_interval(struct azx *chip)
1017 {
1018 	int i;
1019 	unsigned int j;
1020 
1021 	if (!chip->jackpoll_ms)
1022 		return 0;
1023 
1024 	i = chip->jackpoll_ms[chip->dev_index];
1025 	if (i == 0)
1026 		return 0;
1027 	if (i < 50 || i > 60000)
1028 		j = 0;
1029 	else
1030 		j = msecs_to_jiffies(i);
1031 	if (j == 0)
1032 		dev_warn(chip->card->dev,
1033 			 "jackpoll_ms value out of range: %d\n", i);
1034 	return j;
1035 }
1036 
1037 /* HD-audio bus initialization */
azx_bus_init(struct azx * chip,const char * model,const struct hdac_io_ops * io_ops)1038 int azx_bus_init(struct azx *chip, const char *model,
1039 		 const struct hdac_io_ops *io_ops)
1040 {
1041 	struct hda_bus *bus = &chip->bus;
1042 	int err;
1043 
1044 	err = snd_hdac_bus_init(&bus->core, chip->card->dev, &bus_core_ops,
1045 				io_ops);
1046 	if (err < 0)
1047 		return err;
1048 
1049 	bus->card = chip->card;
1050 	mutex_init(&bus->prepare_mutex);
1051 	bus->pci = chip->pci;
1052 	bus->modelname = model;
1053 	bus->mixer_assigned = -1;
1054 	bus->core.snoop = azx_snoop(chip);
1055 	if (chip->get_position[0] != azx_get_pos_lpib ||
1056 	    chip->get_position[1] != azx_get_pos_lpib)
1057 		bus->core.use_posbuf = true;
1058 	if (chip->bdl_pos_adj)
1059 		bus->core.bdl_pos_adj = chip->bdl_pos_adj[chip->dev_index];
1060 	if (chip->driver_caps & AZX_DCAPS_CORBRP_SELF_CLEAR)
1061 		bus->core.corbrp_self_clear = true;
1062 
1063 	if (chip->driver_caps & AZX_DCAPS_4K_BDLE_BOUNDARY)
1064 		bus->core.align_bdle_4k = true;
1065 
1066 	/* AMD chipsets often cause the communication stalls upon certain
1067 	 * sequence like the pin-detection.  It seems that forcing the synced
1068 	 * access works around the stall.  Grrr...
1069 	 */
1070 	if (chip->driver_caps & AZX_DCAPS_SYNC_WRITE) {
1071 		dev_dbg(chip->card->dev, "Enable sync_write for stable communication\n");
1072 		bus->core.sync_write = 1;
1073 		bus->allow_bus_reset = 1;
1074 	}
1075 
1076 	return 0;
1077 }
1078 EXPORT_SYMBOL_GPL(azx_bus_init);
1079 
1080 /* Probe codecs */
azx_probe_codecs(struct azx * chip,unsigned int max_slots)1081 int azx_probe_codecs(struct azx *chip, unsigned int max_slots)
1082 {
1083 	struct hdac_bus *bus = azx_bus(chip);
1084 	int c, codecs, err;
1085 
1086 	codecs = 0;
1087 	if (!max_slots)
1088 		max_slots = AZX_DEFAULT_CODECS;
1089 
1090 	/* First try to probe all given codec slots */
1091 	for (c = 0; c < max_slots; c++) {
1092 		if ((bus->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1093 			if (probe_codec(chip, c) < 0) {
1094 				/* Some BIOSen give you wrong codec addresses
1095 				 * that don't exist
1096 				 */
1097 				dev_warn(chip->card->dev,
1098 					 "Codec #%d probe error; disabling it...\n", c);
1099 				bus->codec_mask &= ~(1 << c);
1100 				/* More badly, accessing to a non-existing
1101 				 * codec often screws up the controller chip,
1102 				 * and disturbs the further communications.
1103 				 * Thus if an error occurs during probing,
1104 				 * better to reset the controller chip to
1105 				 * get back to the sanity state.
1106 				 */
1107 				azx_stop_chip(chip);
1108 				azx_init_chip(chip, true);
1109 			}
1110 		}
1111 	}
1112 
1113 	/* Then create codec instances */
1114 	for (c = 0; c < max_slots; c++) {
1115 		if ((bus->codec_mask & (1 << c)) & chip->codec_probe_mask) {
1116 			struct hda_codec *codec;
1117 			err = snd_hda_codec_new(&chip->bus, chip->card, c, &codec);
1118 			if (err < 0)
1119 				continue;
1120 			codec->jackpoll_interval = get_jackpoll_interval(chip);
1121 			codec->beep_mode = chip->beep_mode;
1122 			codecs++;
1123 		}
1124 	}
1125 	if (!codecs) {
1126 		dev_err(chip->card->dev, "no codecs initialized\n");
1127 		return -ENXIO;
1128 	}
1129 	return 0;
1130 }
1131 EXPORT_SYMBOL_GPL(azx_probe_codecs);
1132 
1133 /* configure each codec instance */
azx_codec_configure(struct azx * chip)1134 int azx_codec_configure(struct azx *chip)
1135 {
1136 	struct hda_codec *codec, *next;
1137 
1138 	/* use _safe version here since snd_hda_codec_configure() deregisters
1139 	 * the device upon error and deletes itself from the bus list.
1140 	 */
1141 	list_for_each_codec_safe(codec, next, &chip->bus) {
1142 		snd_hda_codec_configure(codec);
1143 	}
1144 	return 0;
1145 }
1146 EXPORT_SYMBOL_GPL(azx_codec_configure);
1147 
stream_direction(struct azx * chip,unsigned char index)1148 static int stream_direction(struct azx *chip, unsigned char index)
1149 {
1150 	if (index >= chip->capture_index_offset &&
1151 	    index < chip->capture_index_offset + chip->capture_streams)
1152 		return SNDRV_PCM_STREAM_CAPTURE;
1153 	return SNDRV_PCM_STREAM_PLAYBACK;
1154 }
1155 
1156 /* initialize SD streams */
azx_init_streams(struct azx * chip)1157 int azx_init_streams(struct azx *chip)
1158 {
1159 	int i;
1160 	int stream_tags[2] = { 0, 0 };
1161 
1162 	/* initialize each stream (aka device)
1163 	 * assign the starting bdl address to each stream (device)
1164 	 * and initialize
1165 	 */
1166 	for (i = 0; i < chip->num_streams; i++) {
1167 		struct azx_dev *azx_dev = kzalloc(sizeof(*azx_dev), GFP_KERNEL);
1168 		int dir, tag;
1169 
1170 		if (!azx_dev)
1171 			return -ENOMEM;
1172 
1173 		dir = stream_direction(chip, i);
1174 		/* stream tag must be unique throughout
1175 		 * the stream direction group,
1176 		 * valid values 1...15
1177 		 * use separate stream tag if the flag
1178 		 * AZX_DCAPS_SEPARATE_STREAM_TAG is used
1179 		 */
1180 		if (chip->driver_caps & AZX_DCAPS_SEPARATE_STREAM_TAG)
1181 			tag = ++stream_tags[dir];
1182 		else
1183 			tag = i + 1;
1184 		snd_hdac_stream_init(azx_bus(chip), azx_stream(azx_dev),
1185 				     i, dir, tag);
1186 	}
1187 
1188 	return 0;
1189 }
1190 EXPORT_SYMBOL_GPL(azx_init_streams);
1191 
azx_free_streams(struct azx * chip)1192 void azx_free_streams(struct azx *chip)
1193 {
1194 	struct hdac_bus *bus = azx_bus(chip);
1195 	struct hdac_stream *s;
1196 
1197 	while (!list_empty(&bus->stream_list)) {
1198 		s = list_first_entry(&bus->stream_list, struct hdac_stream, list);
1199 		list_del(&s->list);
1200 		kfree(stream_to_azx_dev(s));
1201 	}
1202 }
1203 EXPORT_SYMBOL_GPL(azx_free_streams);
1204