Home
last modified time | relevance | path

Searched refs:BASE (Results 1 – 9 of 9) sorted by relevance

/arch/arm/mach-gemini/
Dtime.c28 #define TIMER_COUNT(BASE) (IO_ADDRESS(BASE) + 0x00) argument
29 #define TIMER_LOAD(BASE) (IO_ADDRESS(BASE) + 0x04) argument
30 #define TIMER_MATCH1(BASE) (IO_ADDRESS(BASE) + 0x08) argument
31 #define TIMER_MATCH2(BASE) (IO_ADDRESS(BASE) + 0x0C) argument
/arch/sparc/net/
Dbpf_jit_comp.c209 #define emit_loadptr(BASE, STRUCT, FIELD, DEST) \ argument
212 *prog++ = LDPTRI | RS1(BASE) | S13(_off) | RD(DEST); \
215 #define emit_load32(BASE, STRUCT, FIELD, DEST) \ argument
218 *prog++ = LD32I | RS1(BASE) | S13(_off) | RD(DEST); \
221 #define emit_load16(BASE, STRUCT, FIELD, DEST) \ argument
224 *prog++ = LD16I | RS1(BASE) | S13(_off) | RD(DEST); \
227 #define __emit_load8(BASE, STRUCT, FIELD, DEST) \ argument
229 *prog++ = LD8I | RS1(BASE) | S13(_off) | RD(DEST); \
232 #define emit_load8(BASE, STRUCT, FIELD, DEST) \ argument
234 __emit_load8(BASE, STRUCT, FIELD, DEST); \
[all …]
/arch/sparc/kernel/
Dsun4v_tlb_miss.S10 #define LOAD_ITLB_INFO(BASE, VADDR, CTX) \ argument
11 ldx [BASE + HV_FAULT_I_ADDR_OFFSET], VADDR; \
12 ldx [BASE + HV_FAULT_I_CTX_OFFSET], CTX;
15 #define LOAD_DTLB_INFO(BASE, VADDR, CTX) \ argument
16 ldx [BASE + HV_FAULT_D_ADDR_OFFSET], VADDR; \
17 ldx [BASE + HV_FAULT_D_CTX_OFFSET], CTX;
/arch/mips/include/asm/mips-boards/
Dbonito64.h411 #define BONITO_PCIMEMBASECFGBASE(WIN, BASE) (((BASE)>>(BONITO_PCIMEMBASECFG_ASHIFT-BONITO_PCIMEMBAS… argument
/arch/microblaze/
DKconfig.platform35 BASE Address for kernel
/arch/mips/kernel/
Dtraps.c489 #define BASE 0x03e00000 macro
530 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset); in simulate_ll()
570 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset); in simulate_sc()
/arch/m68k/fpsp040/
Dslogn.S356 lea LOGTBL,%a0 | ...BASE ADDRESS OF 1/F AND LOG(F)
/arch/mips/kvm/
Demulate.c2367 #define BASE 0x03e00000 macro
/arch/m68k/ifpsp060/src/
Dfplsp.S8253 lea LOGTBL(%pc),%a0 # BASE ADDRESS OF 1/F AND LOG(F)