Home
last modified time | relevance | path

Searched refs:DDR2 (Results 1 – 14 of 14) sorted by relevance

/arch/cris/arch-v32/mach-a3/
DKconfig19 hex "DDR2 MRS"
23 hex "DDR2 SDRAM timing"
29 hex "DDR2 config"
33 hex "DDR2 latency"
/arch/unicore32/kernel/
Dsleep.S78 @ DDR2 BaseAddr
99 @ prepare DDR2 refresh settings
120 @ put DDR2 into self-refresh
/arch/arm/boot/dts/
Dimx28-eukrea-mbmx287lc.dts16 * Module contains : i.MX287 + 128MB DDR2 + NAND + 2 x Ethernet PHY + RTC
Dvexpress-v2p-ca9.dts248 /* DDR2 SDRAM and Test Chip DDR2 I/O supply */
257 /* DDR2 SDRAM VTT termination voltage */
Dimx28-eukrea-mbmx283lc.dts16 * Module contains : i.MX282 + 64MB DDR2 + NAND + Ethernet PHY + RTC
Dvexpress-v2p-ca5s.dts150 /* DDR2 */
Dvexpress-v2p-ca15-tc1.dts175 /* DDR2 PLL reference clock */
Dvexpress-v2p-ca15_a7.dts303 /* DDR2 PLL reference clock */
/arch/powerpc/boot/dts/
Dmpc7448hpc2.dts50 reg = <0x0 0x20000000 // DDR2 512M at 0
/arch/powerpc/platforms/
DKconfig303 tristate "Axon DDR2 memory device driver"
307 It registers one block device per Axon's DDR2 memory bank found
/arch/avr32/
DKconfig132 mapped into the 32-bit AVR memory bus. The FPGA offers two DDR2 SDRAM interfaces, which
/arch/tile/include/hv/
Dhypervisor.h1028 DDR2 = 1, /**< DDR2 */ enumerator
/arch/tile/
DKconfig297 By default, 2, i.e. 2^2 == 4 DDR2 controllers.
/arch/mips/
DKconfig1427 Loongson2F have built-in DDR2 and PCIX controller. The PCIX controller