Home
last modified time | relevance | path

Searched refs:SPR_SR_ICE (Results 1 – 3 of 3) sorted by relevance

/arch/openrisc/include/asm/
Dprocessor.h29 #define KERNEL_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_ICE \
31 #define USER_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_ICE \
Dspr_defs.h209 #define SPR_SR_ICE 0x00000010 /* Instruction Cache Enable */ macro
/arch/openrisc/kernel/
Dhead.S46 #define EXCEPTION_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_DCE | SPR_SR_ICE | SPR_SR_SM)
47 #define SYSCALL_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_DCE | SPR_SR_ICE | SPR_SR_IEE | SPR_SR_TEE | …
648 l.xori r5,r5,SPR_SR_ICE
687 l.ori r6,r6,SPR_SR_ICE