Home
last modified time | relevance | path

Searched refs:omap_ctrl_readl (Results 1 – 10 of 10) sorted by relevance

/arch/arm/mach-omap2/
Dcontrol.c152 val = omap_ctrl_readl(offset); in omap_ctrl_readb()
162 val = omap_ctrl_readl(offset); in omap_ctrl_readw()
167 u32 omap_ctrl_readl(u16 offset) in omap_ctrl_readl() function
186 tmp = omap_ctrl_readl(offset); in omap_ctrl_writeb()
199 tmp = omap_ctrl_readl(offset); in omap_ctrl_writew()
434 control_context.sysconfig = omap_ctrl_readl(OMAP2_CONTROL_SYSCONFIG); in omap3_control_save_context()
435 control_context.devconf0 = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0); in omap3_control_save_context()
437 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW0); in omap3_control_save_context()
439 omap_ctrl_readl(OMAP343X_CONTROL_MEM_DFTRW1); in omap3_control_save_context()
441 omap_ctrl_readl(OMAP2_CONTROL_MSUSPENDMUX_0); in omap3_control_save_context()
[all …]
Domap_phy_internal.c75 regval = omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET); in am35x_musb_reset()
83 regval = omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET); in am35x_musb_reset()
95 devconf2 = omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2); in am35x_musb_phy_power()
103 while (!(omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2) in am35x_musb_phy_power()
116 devconf2 = omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2); in am35x_musb_phy_power()
128 regval = omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR); in am35x_musb_clear_irq()
131 regval = omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR); in am35x_musb_clear_irq()
136 u32 devconf2 = omap_ctrl_readl(AM35XX_CONTROL_DEVCONF2); in am35x_set_mode()
Dpdata-quirks.c64 reg = omap_ctrl_readl(OMAP343X_CONTROL_PBIAS_LITE); in omap3_gpio126_127_129()
69 reg = omap_ctrl_readl(OMAP34XX_CONTROL_WKUP_CTRL); in omap3_gpio126_127_129()
79 reg = omap_ctrl_readl(OMAP343X_CONTROL_DEVCONF1); in hsmmc2_internal_input_clk()
179 v = omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR); in am35xx_enable_emac_int()
183 omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR); /* OCP barrier */ in am35xx_enable_emac_int()
190 v = omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR); in am35xx_disable_emac_int()
193 omap_ctrl_readl(AM35XX_CONTROL_LVL_INTR_CLEAR); /* OCP barrier */ in am35xx_disable_emac_int()
205 v = omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET); in am35xx_emac_reset()
208 omap_ctrl_readl(AM35XX_CONTROL_IP_SW_RESET); /* OCP barrier */ in am35xx_emac_reset()
Dhsmmc.c57 reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1); in omap_hsmmc1_before_set_reg()
66 reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0); in omap_hsmmc1_before_set_reg()
71 reg = omap_ctrl_readl(control_pbias_offset); in omap_hsmmc1_before_set_reg()
74 prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1); in omap_hsmmc1_before_set_reg()
83 reg = omap_ctrl_readl(control_pbias_offset); in omap_hsmmc1_before_set_reg()
97 reg = omap_ctrl_readl(control_pbias_offset); in omap_hsmmc1_after_set_reg()
105 reg = omap_ctrl_readl(control_pbias_offset); in omap_hsmmc1_after_set_reg()
116 reg = omap_ctrl_readl(control_devconf1_offset); in hsmmc2_select_input_clk_src()
Did.c61 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS); in omap_type()
63 val = omap_ctrl_readl(TI81XX_CONTROL_STATUS); in omap_type()
65 val = omap_ctrl_readl(AM33XX_CONTROL_STATUS); in omap_type()
67 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS); in omap_type()
69 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS); in omap_type()
71 val = omap_ctrl_readl(OMAP5XXX_CONTROL_STATUS); in omap_type()
271 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS); in omap3xxx_check_features()
330 status = omap_ctrl_readl(AM33XX_DEV_FEATURE); in am33xx_check_features()
Dsr_device.c70 v = omap_ctrl_readl(volt_data[i].sr_efuse_offs); in sr_set_nvalues()
Dcontrol.h448 extern u32 omap_ctrl_readl(u16 offset);
474 #define omap_ctrl_readl(x) 0 macro
Dpm24xx.c87 l = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0) | OMAP24XX_USBSTANDBYCTRL; in omap2_enter_full_retention()
Dpm34xx.c83 omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14), in omap3_core_save_context()
Dtimer.c594 reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP); in realtime_counter_init()